Instruction.cpp 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868
  1. /*
  2. * Copyright (c) 2018-2020, Andreas Kling <kling@serenityos.org>
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. *
  8. * 1. Redistributions of source code must retain the above copyright notice, this
  9. * list of conditions and the following disclaimer.
  10. *
  11. * 2. Redistributions in binary form must reproduce the above copyright notice,
  12. * this list of conditions and the following disclaimer in the documentation
  13. * and/or other materials provided with the distribution.
  14. *
  15. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  16. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  17. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  19. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  20. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  22. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  23. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  24. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. */
  26. #include <AK/StringBuilder.h>
  27. #include <LibX86/Instruction.h>
  28. #include <LibX86/Interpreter.h>
  29. #include <stdio.h>
  30. #if defined(__GNUC__) && !defined(__clang__)
  31. # pragma GCC optimize("O3")
  32. #endif
  33. namespace X86 {
  34. InstructionDescriptor s_table16[256];
  35. InstructionDescriptor s_table32[256];
  36. InstructionDescriptor s_0f_table16[256];
  37. InstructionDescriptor s_0f_table32[256];
  38. static bool opcode_has_register_index(u8 op)
  39. {
  40. if (op >= 0x40 && op <= 0x5F)
  41. return true;
  42. if (op >= 0x90 && op <= 0x97)
  43. return true;
  44. if (op >= 0xB0 && op <= 0xBF)
  45. return true;
  46. return false;
  47. }
  48. static void build(InstructionDescriptor* table, u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler handler, IsLockPrefixAllowed lock_prefix_allowed)
  49. {
  50. InstructionDescriptor& d = table[op];
  51. d.handler = handler;
  52. d.mnemonic = mnemonic;
  53. d.format = format;
  54. d.lock_prefix_allowed = lock_prefix_allowed;
  55. if ((format > __BeginFormatsWithRMByte && format < __EndFormatsWithRMByte) || format == MultibyteWithSlash)
  56. d.has_rm = true;
  57. else
  58. d.opcode_has_register_index = opcode_has_register_index(op);
  59. switch (format) {
  60. case OP_RM8_imm8:
  61. case OP_RM16_imm8:
  62. case OP_RM32_imm8:
  63. case OP_reg16_RM16_imm8:
  64. case OP_reg32_RM32_imm8:
  65. case OP_AL_imm8:
  66. case OP_imm8:
  67. case OP_reg8_imm8:
  68. case OP_AX_imm8:
  69. case OP_EAX_imm8:
  70. case OP_short_imm8:
  71. case OP_imm8_AL:
  72. case OP_imm8_AX:
  73. case OP_imm8_EAX:
  74. case OP_RM16_reg16_imm8:
  75. case OP_RM32_reg32_imm8:
  76. d.imm1_bytes = 1;
  77. break;
  78. case OP_reg16_RM16_imm16:
  79. case OP_AX_imm16:
  80. case OP_imm16:
  81. case OP_relimm16:
  82. case OP_reg16_imm16:
  83. case OP_RM16_imm16:
  84. d.imm1_bytes = 2;
  85. break;
  86. case OP_RM32_imm32:
  87. case OP_reg32_RM32_imm32:
  88. case OP_reg32_imm32:
  89. case OP_EAX_imm32:
  90. case OP_imm32:
  91. case OP_relimm32:
  92. d.imm1_bytes = 4;
  93. break;
  94. case OP_imm16_imm8:
  95. d.imm1_bytes = 2;
  96. d.imm2_bytes = 1;
  97. break;
  98. case OP_imm16_imm16:
  99. d.imm1_bytes = 2;
  100. d.imm2_bytes = 2;
  101. break;
  102. case OP_imm16_imm32:
  103. d.imm1_bytes = 2;
  104. d.imm2_bytes = 4;
  105. break;
  106. case OP_moff8_AL:
  107. case OP_moff16_AX:
  108. case OP_moff32_EAX:
  109. case OP_AL_moff8:
  110. case OP_AX_moff16:
  111. case OP_EAX_moff32:
  112. case OP_NEAR_imm:
  113. d.imm1_bytes = CurrentAddressSize;
  114. break;
  115. //default:
  116. case InvalidFormat:
  117. case MultibyteWithSlash:
  118. case InstructionPrefix:
  119. case __BeginFormatsWithRMByte:
  120. case OP_RM16_reg16:
  121. case OP_reg8_RM8:
  122. case OP_reg16_RM16:
  123. case OP_RM16_seg:
  124. case OP_RM32_seg:
  125. case OP_RM8:
  126. case OP_RM16:
  127. case OP_RM32:
  128. case OP_FPU:
  129. case OP_FPU_reg:
  130. case OP_FPU_mem:
  131. case OP_FPU_AX16:
  132. case OP_FPU_RM16:
  133. case OP_FPU_RM32:
  134. case OP_FPU_RM64:
  135. case OP_FPU_M80:
  136. case OP_RM8_reg8:
  137. case OP_RM32_reg32:
  138. case OP_reg32_RM32:
  139. case OP_reg16_mem16:
  140. case OP_reg32_mem32:
  141. case OP_seg_RM16:
  142. case OP_seg_RM32:
  143. case OP_RM8_1:
  144. case OP_RM16_1:
  145. case OP_RM32_1:
  146. case OP_FAR_mem16:
  147. case OP_FAR_mem32:
  148. case OP_RM8_CL:
  149. case OP_RM16_CL:
  150. case OP_RM32_CL:
  151. case OP_reg32_CR:
  152. case OP_CR_reg32:
  153. case OP_reg16_RM8:
  154. case OP_reg32_RM8:
  155. case OP_mm1_mm2m64:
  156. case OP_mm1m64_mm2:
  157. case __EndFormatsWithRMByte:
  158. case OP_CS:
  159. case OP_DS:
  160. case OP_ES:
  161. case OP_SS:
  162. case OP_FS:
  163. case OP_GS:
  164. case OP:
  165. case OP_reg16:
  166. case OP_AX_reg16:
  167. case OP_EAX_reg32:
  168. case OP_3:
  169. case OP_AL_DX:
  170. case OP_AX_DX:
  171. case OP_EAX_DX:
  172. case OP_DX_AL:
  173. case OP_DX_AX:
  174. case OP_DX_EAX:
  175. case OP_reg8_CL:
  176. case OP_reg32:
  177. case OP_reg32_RM16:
  178. case OP_reg32_DR:
  179. case OP_DR_reg32:
  180. case OP_RM16_reg16_CL:
  181. case OP_RM32_reg32_CL:
  182. break;
  183. }
  184. }
  185. static void build_slash(InstructionDescriptor* table, u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler handler, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  186. {
  187. InstructionDescriptor& d = table[op];
  188. VERIFY(d.handler == nullptr);
  189. d.format = MultibyteWithSlash;
  190. d.has_rm = true;
  191. if (!d.slashes)
  192. d.slashes = new InstructionDescriptor[8];
  193. build(d.slashes, slash, mnemonic, format, handler, lock_prefix_allowed);
  194. }
  195. static void build_slash_rm(InstructionDescriptor* table, u8 op, u8 slash, u8 rm, const char* mnemonic, InstructionFormat format, InstructionHandler handler)
  196. {
  197. VERIFY((rm & 0xc0) == 0xc0);
  198. VERIFY(((rm >> 3) & 7) == slash);
  199. InstructionDescriptor& d0 = table[op];
  200. VERIFY(d0.format == MultibyteWithSlash);
  201. InstructionDescriptor& d = d0.slashes[slash];
  202. if (!d.slashes) {
  203. // Slash/RM instructions are not always dense, so make them all default to the slash instruction.
  204. d.slashes = new InstructionDescriptor[8];
  205. for (int i = 0; i < 8; ++i) {
  206. d.slashes[i] = d;
  207. d.slashes[i].slashes = nullptr;
  208. }
  209. }
  210. build(d.slashes, rm & 7, mnemonic, format, handler, LockPrefixNotAllowed);
  211. }
  212. static void build_0f(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  213. {
  214. build(s_0f_table16, op, mnemonic, format, impl, lock_prefix_allowed);
  215. build(s_0f_table32, op, mnemonic, format, impl, lock_prefix_allowed);
  216. }
  217. static void build(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  218. {
  219. build(s_table16, op, mnemonic, format, impl, lock_prefix_allowed);
  220. build(s_table32, op, mnemonic, format, impl, lock_prefix_allowed);
  221. }
  222. static void build(u8 op, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  223. {
  224. build(s_table16, op, mnemonic, format16, impl16, lock_prefix_allowed);
  225. build(s_table32, op, mnemonic, format32, impl32, lock_prefix_allowed);
  226. }
  227. static void build_0f(u8 op, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  228. {
  229. build(s_0f_table16, op, mnemonic, format16, impl16, lock_prefix_allowed);
  230. build(s_0f_table32, op, mnemonic, format32, impl32, lock_prefix_allowed);
  231. }
  232. static void build(u8 op, const char* mnemonic16, InstructionFormat format16, InstructionHandler impl16, const char* mnemonic32, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  233. {
  234. build(s_table16, op, mnemonic16, format16, impl16, lock_prefix_allowed);
  235. build(s_table32, op, mnemonic32, format32, impl32, lock_prefix_allowed);
  236. }
  237. static void build_0f(u8 op, const char* mnemonic16, InstructionFormat format16, InstructionHandler impl16, const char* mnemonic32, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  238. {
  239. build(s_0f_table16, op, mnemonic16, format16, impl16, lock_prefix_allowed);
  240. build(s_0f_table32, op, mnemonic32, format32, impl32, lock_prefix_allowed);
  241. }
  242. static void build_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  243. {
  244. build_slash(s_table16, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  245. build_slash(s_table32, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  246. }
  247. static void build_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  248. {
  249. build_slash(s_table16, op, slash, mnemonic, format16, impl16, lock_prefix_allowed);
  250. build_slash(s_table32, op, slash, mnemonic, format32, impl32, lock_prefix_allowed);
  251. }
  252. static void build_0f_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  253. {
  254. build_slash(s_0f_table16, op, slash, mnemonic, format16, impl16, lock_prefix_allowed);
  255. build_slash(s_0f_table32, op, slash, mnemonic, format32, impl32, lock_prefix_allowed);
  256. }
  257. static void build_0f_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  258. {
  259. build_slash(s_0f_table16, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  260. build_slash(s_0f_table32, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  261. }
  262. static void build_slash_rm(u8 op, u8 slash, u8 rm, const char* mnemonic, InstructionFormat format, InstructionHandler impl)
  263. {
  264. build_slash_rm(s_table16, op, slash, rm, mnemonic, format, impl);
  265. build_slash_rm(s_table32, op, slash, rm, mnemonic, format, impl);
  266. }
  267. static void build_slash_reg(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl)
  268. {
  269. for (int i = 0; i < 8; ++i)
  270. build_slash_rm(op, slash, 0xc0 | (slash << 3) | i, mnemonic, format, impl);
  271. }
  272. [[gnu::constructor]] static void build_opcode_tables()
  273. {
  274. build(0x00, "ADD", OP_RM8_reg8, &Interpreter::ADD_RM8_reg8, LockPrefixAllowed);
  275. build(0x01, "ADD", OP_RM16_reg16, &Interpreter::ADD_RM16_reg16, OP_RM32_reg32, &Interpreter::ADD_RM32_reg32, LockPrefixAllowed);
  276. build(0x02, "ADD", OP_reg8_RM8, &Interpreter::ADD_reg8_RM8, LockPrefixAllowed);
  277. build(0x03, "ADD", OP_reg16_RM16, &Interpreter::ADD_reg16_RM16, OP_reg32_RM32, &Interpreter::ADD_reg32_RM32, LockPrefixAllowed);
  278. build(0x04, "ADD", OP_AL_imm8, &Interpreter::ADD_AL_imm8);
  279. build(0x05, "ADD", OP_AX_imm16, &Interpreter::ADD_AX_imm16, OP_EAX_imm32, &Interpreter::ADD_EAX_imm32);
  280. build(0x06, "PUSH", OP_ES, &Interpreter::PUSH_ES);
  281. build(0x07, "POP", OP_ES, &Interpreter::POP_ES);
  282. build(0x08, "OR", OP_RM8_reg8, &Interpreter::OR_RM8_reg8, LockPrefixAllowed);
  283. build(0x09, "OR", OP_RM16_reg16, &Interpreter::OR_RM16_reg16, OP_RM32_reg32, &Interpreter::OR_RM32_reg32, LockPrefixAllowed);
  284. build(0x0A, "OR", OP_reg8_RM8, &Interpreter::OR_reg8_RM8, LockPrefixAllowed);
  285. build(0x0B, "OR", OP_reg16_RM16, &Interpreter::OR_reg16_RM16, OP_reg32_RM32, &Interpreter::OR_reg32_RM32, LockPrefixAllowed);
  286. build(0x0C, "OR", OP_AL_imm8, &Interpreter::OR_AL_imm8);
  287. build(0x0D, "OR", OP_AX_imm16, &Interpreter::OR_AX_imm16, OP_EAX_imm32, &Interpreter::OR_EAX_imm32);
  288. build(0x0E, "PUSH", OP_CS, &Interpreter::PUSH_CS);
  289. build(0x10, "ADC", OP_RM8_reg8, &Interpreter::ADC_RM8_reg8, LockPrefixAllowed);
  290. build(0x11, "ADC", OP_RM16_reg16, &Interpreter::ADC_RM16_reg16, OP_RM32_reg32, &Interpreter::ADC_RM32_reg32, LockPrefixAllowed);
  291. build(0x12, "ADC", OP_reg8_RM8, &Interpreter::ADC_reg8_RM8, LockPrefixAllowed);
  292. build(0x13, "ADC", OP_reg16_RM16, &Interpreter::ADC_reg16_RM16, OP_reg32_RM32, &Interpreter::ADC_reg32_RM32, LockPrefixAllowed);
  293. build(0x14, "ADC", OP_AL_imm8, &Interpreter::ADC_AL_imm8);
  294. build(0x15, "ADC", OP_AX_imm16, &Interpreter::ADC_AX_imm16, OP_EAX_imm32, &Interpreter::ADC_EAX_imm32);
  295. build(0x16, "PUSH", OP_SS, &Interpreter::PUSH_SS);
  296. build(0x17, "POP", OP_SS, &Interpreter::POP_SS);
  297. build(0x18, "SBB", OP_RM8_reg8, &Interpreter::SBB_RM8_reg8, LockPrefixAllowed);
  298. build(0x19, "SBB", OP_RM16_reg16, &Interpreter::SBB_RM16_reg16, OP_RM32_reg32, &Interpreter::SBB_RM32_reg32, LockPrefixAllowed);
  299. build(0x1A, "SBB", OP_reg8_RM8, &Interpreter::SBB_reg8_RM8, LockPrefixAllowed);
  300. build(0x1B, "SBB", OP_reg16_RM16, &Interpreter::SBB_reg16_RM16, OP_reg32_RM32, &Interpreter::SBB_reg32_RM32, LockPrefixAllowed);
  301. build(0x1C, "SBB", OP_AL_imm8, &Interpreter::SBB_AL_imm8);
  302. build(0x1D, "SBB", OP_AX_imm16, &Interpreter::SBB_AX_imm16, OP_EAX_imm32, &Interpreter::SBB_EAX_imm32);
  303. build(0x1E, "PUSH", OP_DS, &Interpreter::PUSH_DS);
  304. build(0x1F, "POP", OP_DS, &Interpreter::POP_DS);
  305. build(0x20, "AND", OP_RM8_reg8, &Interpreter::AND_RM8_reg8, LockPrefixAllowed);
  306. build(0x21, "AND", OP_RM16_reg16, &Interpreter::AND_RM16_reg16, OP_RM32_reg32, &Interpreter::AND_RM32_reg32, LockPrefixAllowed);
  307. build(0x22, "AND", OP_reg8_RM8, &Interpreter::AND_reg8_RM8, LockPrefixAllowed);
  308. build(0x23, "AND", OP_reg16_RM16, &Interpreter::AND_reg16_RM16, OP_reg32_RM32, &Interpreter::AND_reg32_RM32, LockPrefixAllowed);
  309. build(0x24, "AND", OP_AL_imm8, &Interpreter::AND_AL_imm8);
  310. build(0x25, "AND", OP_AX_imm16, &Interpreter::AND_AX_imm16, OP_EAX_imm32, &Interpreter::AND_EAX_imm32);
  311. build(0x27, "DAA", OP, &Interpreter::DAA);
  312. build(0x28, "SUB", OP_RM8_reg8, &Interpreter::SUB_RM8_reg8, LockPrefixAllowed);
  313. build(0x29, "SUB", OP_RM16_reg16, &Interpreter::SUB_RM16_reg16, OP_RM32_reg32, &Interpreter::SUB_RM32_reg32, LockPrefixAllowed);
  314. build(0x2A, "SUB", OP_reg8_RM8, &Interpreter::SUB_reg8_RM8, LockPrefixAllowed);
  315. build(0x2B, "SUB", OP_reg16_RM16, &Interpreter::SUB_reg16_RM16, OP_reg32_RM32, &Interpreter::SUB_reg32_RM32, LockPrefixAllowed);
  316. build(0x2C, "SUB", OP_AL_imm8, &Interpreter::SUB_AL_imm8);
  317. build(0x2D, "SUB", OP_AX_imm16, &Interpreter::SUB_AX_imm16, OP_EAX_imm32, &Interpreter::SUB_EAX_imm32);
  318. build(0x2F, "DAS", OP, &Interpreter::DAS);
  319. build(0x30, "XOR", OP_RM8_reg8, &Interpreter::XOR_RM8_reg8, LockPrefixAllowed);
  320. build(0x31, "XOR", OP_RM16_reg16, &Interpreter::XOR_RM16_reg16, OP_RM32_reg32, &Interpreter::XOR_RM32_reg32, LockPrefixAllowed);
  321. build(0x32, "XOR", OP_reg8_RM8, &Interpreter::XOR_reg8_RM8, LockPrefixAllowed);
  322. build(0x33, "XOR", OP_reg16_RM16, &Interpreter::XOR_reg16_RM16, OP_reg32_RM32, &Interpreter::XOR_reg32_RM32, LockPrefixAllowed);
  323. build(0x34, "XOR", OP_AL_imm8, &Interpreter::XOR_AL_imm8);
  324. build(0x35, "XOR", OP_AX_imm16, &Interpreter::XOR_AX_imm16, OP_EAX_imm32, &Interpreter::XOR_EAX_imm32);
  325. build(0x37, "AAA", OP, &Interpreter::AAA);
  326. build(0x38, "CMP", OP_RM8_reg8, &Interpreter::CMP_RM8_reg8, LockPrefixAllowed);
  327. build(0x39, "CMP", OP_RM16_reg16, &Interpreter::CMP_RM16_reg16, OP_RM32_reg32, &Interpreter::CMP_RM32_reg32, LockPrefixAllowed);
  328. build(0x3A, "CMP", OP_reg8_RM8, &Interpreter::CMP_reg8_RM8, LockPrefixAllowed);
  329. build(0x3B, "CMP", OP_reg16_RM16, &Interpreter::CMP_reg16_RM16, OP_reg32_RM32, &Interpreter::CMP_reg32_RM32, LockPrefixAllowed);
  330. build(0x3C, "CMP", OP_AL_imm8, &Interpreter::CMP_AL_imm8);
  331. build(0x3D, "CMP", OP_AX_imm16, &Interpreter::CMP_AX_imm16, OP_EAX_imm32, &Interpreter::CMP_EAX_imm32);
  332. build(0x3F, "AAS", OP, &Interpreter::AAS);
  333. for (u8 i = 0; i <= 7; ++i)
  334. build(0x40 + i, "INC", OP_reg16, &Interpreter::INC_reg16, OP_reg32, &Interpreter::INC_reg32);
  335. for (u8 i = 0; i <= 7; ++i)
  336. build(0x48 + i, "DEC", OP_reg16, &Interpreter::DEC_reg16, OP_reg32, &Interpreter::DEC_reg32);
  337. for (u8 i = 0; i <= 7; ++i)
  338. build(0x50 + i, "PUSH", OP_reg16, &Interpreter::PUSH_reg16, OP_reg32, &Interpreter::PUSH_reg32);
  339. for (u8 i = 0; i <= 7; ++i)
  340. build(0x58 + i, "POP", OP_reg16, &Interpreter::POP_reg16, OP_reg32, &Interpreter::POP_reg32);
  341. build(0x60, "PUSHAW", OP, &Interpreter::PUSHA, "PUSHAD", OP, &Interpreter::PUSHAD);
  342. build(0x61, "POPAW", OP, &Interpreter::POPA, "POPAD", OP, &Interpreter::POPAD);
  343. build(0x62, "BOUND", OP_reg16_RM16, &Interpreter::BOUND, "BOUND", OP_reg32_RM32, &Interpreter::BOUND);
  344. build(0x63, "ARPL", OP_RM16_reg16, &Interpreter::ARPL);
  345. build(0x68, "PUSH", OP_imm16, &Interpreter::PUSH_imm16, OP_imm32, &Interpreter::PUSH_imm32);
  346. build(0x69, "IMUL", OP_reg16_RM16_imm16, &Interpreter::IMUL_reg16_RM16_imm16, OP_reg32_RM32_imm32, &Interpreter::IMUL_reg32_RM32_imm32);
  347. build(0x6A, "PUSH", OP_imm8, &Interpreter::PUSH_imm8);
  348. build(0x6B, "IMUL", OP_reg16_RM16_imm8, &Interpreter::IMUL_reg16_RM16_imm8, OP_reg32_RM32_imm8, &Interpreter::IMUL_reg32_RM32_imm8);
  349. build(0x6C, "INSB", OP, &Interpreter::INSB);
  350. build(0x6D, "INSW", OP, &Interpreter::INSW, "INSD", OP, &Interpreter::INSD);
  351. build(0x6E, "OUTSB", OP, &Interpreter::OUTSB);
  352. build(0x6F, "OUTSW", OP, &Interpreter::OUTSW, "OUTSD", OP, &Interpreter::OUTSD);
  353. build(0x70, "JO", OP_short_imm8, &Interpreter::Jcc_imm8);
  354. build(0x71, "JNO", OP_short_imm8, &Interpreter::Jcc_imm8);
  355. build(0x72, "JC", OP_short_imm8, &Interpreter::Jcc_imm8);
  356. build(0x73, "JNC", OP_short_imm8, &Interpreter::Jcc_imm8);
  357. build(0x74, "JZ", OP_short_imm8, &Interpreter::Jcc_imm8);
  358. build(0x75, "JNZ", OP_short_imm8, &Interpreter::Jcc_imm8);
  359. build(0x76, "JNA", OP_short_imm8, &Interpreter::Jcc_imm8);
  360. build(0x77, "JA", OP_short_imm8, &Interpreter::Jcc_imm8);
  361. build(0x78, "JS", OP_short_imm8, &Interpreter::Jcc_imm8);
  362. build(0x79, "JNS", OP_short_imm8, &Interpreter::Jcc_imm8);
  363. build(0x7A, "JP", OP_short_imm8, &Interpreter::Jcc_imm8);
  364. build(0x7B, "JNP", OP_short_imm8, &Interpreter::Jcc_imm8);
  365. build(0x7C, "JL", OP_short_imm8, &Interpreter::Jcc_imm8);
  366. build(0x7D, "JNL", OP_short_imm8, &Interpreter::Jcc_imm8);
  367. build(0x7E, "JNG", OP_short_imm8, &Interpreter::Jcc_imm8);
  368. build(0x7F, "JG", OP_short_imm8, &Interpreter::Jcc_imm8);
  369. build(0x84, "TEST", OP_RM8_reg8, &Interpreter::TEST_RM8_reg8);
  370. build(0x85, "TEST", OP_RM16_reg16, &Interpreter::TEST_RM16_reg16, OP_RM32_reg32, &Interpreter::TEST_RM32_reg32);
  371. build(0x86, "XCHG", OP_reg8_RM8, &Interpreter::XCHG_reg8_RM8, LockPrefixAllowed);
  372. build(0x87, "XCHG", OP_reg16_RM16, &Interpreter::XCHG_reg16_RM16, OP_reg32_RM32, &Interpreter::XCHG_reg32_RM32, LockPrefixAllowed);
  373. build(0x88, "MOV", OP_RM8_reg8, &Interpreter::MOV_RM8_reg8);
  374. build(0x89, "MOV", OP_RM16_reg16, &Interpreter::MOV_RM16_reg16, OP_RM32_reg32, &Interpreter::MOV_RM32_reg32);
  375. build(0x8A, "MOV", OP_reg8_RM8, &Interpreter::MOV_reg8_RM8);
  376. build(0x8B, "MOV", OP_reg16_RM16, &Interpreter::MOV_reg16_RM16, OP_reg32_RM32, &Interpreter::MOV_reg32_RM32);
  377. build(0x8C, "MOV", OP_RM16_seg, &Interpreter::MOV_RM16_seg);
  378. build(0x8D, "LEA", OP_reg16_mem16, &Interpreter::LEA_reg16_mem16, OP_reg32_mem32, &Interpreter::LEA_reg32_mem32);
  379. build(0x8E, "MOV", OP_seg_RM16, &Interpreter::MOV_seg_RM16, OP_seg_RM32, &Interpreter::MOV_seg_RM32);
  380. build(0x90, "NOP", OP, &Interpreter::NOP);
  381. for (u8 i = 0; i <= 6; ++i)
  382. build(0x91 + i, "XCHG", OP_AX_reg16, &Interpreter::XCHG_AX_reg16, OP_EAX_reg32, &Interpreter::XCHG_EAX_reg32);
  383. build(0x98, "CBW", OP, &Interpreter::CBW, "CWDE", OP, &Interpreter::CWDE);
  384. build(0x99, "CWD", OP, &Interpreter::CWD, "CDQ", OP, &Interpreter::CDQ);
  385. build(0x9A, "CALL", OP_imm16_imm16, &Interpreter::CALL_imm16_imm16, OP_imm16_imm32, &Interpreter::CALL_imm16_imm32);
  386. build(0x9B, "WAIT", OP, &Interpreter::WAIT);
  387. build(0x9C, "PUSHFW", OP, &Interpreter::PUSHF, "PUSHFD", OP, &Interpreter::PUSHFD);
  388. build(0x9D, "POPFW", OP, &Interpreter::POPF, "POPFD", OP, &Interpreter::POPFD);
  389. build(0x9E, "SAHF", OP, &Interpreter::SAHF);
  390. build(0x9F, "LAHF", OP, &Interpreter::LAHF);
  391. build(0xA0, "MOV", OP_AL_moff8, &Interpreter::MOV_AL_moff8);
  392. build(0xA1, "MOV", OP_AX_moff16, &Interpreter::MOV_AX_moff16, OP_EAX_moff32, &Interpreter::MOV_EAX_moff32);
  393. build(0xA2, "MOV", OP_moff8_AL, &Interpreter::MOV_moff8_AL);
  394. build(0xA3, "MOV", OP_moff16_AX, &Interpreter::MOV_moff16_AX, OP_moff32_EAX, &Interpreter::MOV_moff32_EAX);
  395. build(0xA4, "MOVSB", OP, &Interpreter::MOVSB);
  396. build(0xA5, "MOVSW", OP, &Interpreter::MOVSW, "MOVSD", OP, &Interpreter::MOVSD);
  397. build(0xA6, "CMPSB", OP, &Interpreter::CMPSB);
  398. build(0xA7, "CMPSW", OP, &Interpreter::CMPSW, "CMPSD", OP, &Interpreter::CMPSD);
  399. build(0xA8, "TEST", OP_AL_imm8, &Interpreter::TEST_AL_imm8);
  400. build(0xA9, "TEST", OP_AX_imm16, &Interpreter::TEST_AX_imm16, OP_EAX_imm32, &Interpreter::TEST_EAX_imm32);
  401. build(0xAA, "STOSB", OP, &Interpreter::STOSB);
  402. build(0xAB, "STOSW", OP, &Interpreter::STOSW, "STOSD", OP, &Interpreter::STOSD);
  403. build(0xAC, "LODSB", OP, &Interpreter::LODSB);
  404. build(0xAD, "LODSW", OP, &Interpreter::LODSW, "LODSD", OP, &Interpreter::LODSD);
  405. build(0xAE, "SCASB", OP, &Interpreter::SCASB);
  406. build(0xAF, "SCASW", OP, &Interpreter::SCASW, "SCASD", OP, &Interpreter::SCASD);
  407. for (u8 i = 0xb0; i <= 0xb7; ++i)
  408. build(i, "MOV", OP_reg8_imm8, &Interpreter::MOV_reg8_imm8);
  409. for (u8 i = 0xb8; i <= 0xbf; ++i)
  410. build(i, "MOV", OP_reg16_imm16, &Interpreter::MOV_reg16_imm16, OP_reg32_imm32, &Interpreter::MOV_reg32_imm32);
  411. build(0xC2, "RET", OP_imm16, &Interpreter::RET_imm16);
  412. build(0xC3, "RET", OP, &Interpreter::RET);
  413. build(0xC4, "LES", OP_reg16_mem16, &Interpreter::LES_reg16_mem16, OP_reg32_mem32, &Interpreter::LES_reg32_mem32);
  414. build(0xC5, "LDS", OP_reg16_mem16, &Interpreter::LDS_reg16_mem16, OP_reg32_mem32, &Interpreter::LDS_reg32_mem32);
  415. build(0xC6, "MOV", OP_RM8_imm8, &Interpreter::MOV_RM8_imm8);
  416. build(0xC7, "MOV", OP_RM16_imm16, &Interpreter::MOV_RM16_imm16, OP_RM32_imm32, &Interpreter::MOV_RM32_imm32);
  417. build(0xC8, "ENTER", OP_imm16_imm8, &Interpreter::ENTER16, OP_imm16_imm8, &Interpreter::ENTER32);
  418. build(0xC9, "LEAVE", OP, &Interpreter::LEAVE16, OP, &Interpreter::LEAVE32);
  419. build(0xCA, "RETF", OP_imm16, &Interpreter::RETF_imm16);
  420. build(0xCB, "RETF", OP, &Interpreter::RETF);
  421. build(0xCC, "INT3", OP_3, &Interpreter::INT3);
  422. build(0xCD, "INT", OP_imm8, &Interpreter::INT_imm8);
  423. build(0xCE, "INTO", OP, &Interpreter::INTO);
  424. build(0xCF, "IRET", OP, &Interpreter::IRET);
  425. build(0xD4, "AAM", OP_imm8, &Interpreter::AAM);
  426. build(0xD5, "AAD", OP_imm8, &Interpreter::AAD);
  427. build(0xD6, "SALC", OP, &Interpreter::SALC);
  428. build(0xD7, "XLAT", OP, &Interpreter::XLAT);
  429. // D8-DF == FPU
  430. build_slash(0xD8, 0, "FADD", OP_FPU_RM32, &Interpreter::FADD_RM32);
  431. build_slash(0xD8, 1, "FMUL", OP_FPU_RM32, &Interpreter::FMUL_RM32);
  432. build_slash(0xD8, 2, "FCOM", OP_FPU_RM32, &Interpreter::FCOM_RM32);
  433. // FIXME: D8/2 D1 (...but isn't this what D8/2 does naturally, with D1 just being normal R/M?)
  434. build_slash(0xD8, 3, "FCOMP", OP_FPU_RM32, &Interpreter::FCOMP_RM32);
  435. // FIXME: D8/3 D9 (...but isn't this what D8/3 does naturally, with D9 just being normal R/M?)
  436. build_slash(0xD8, 4, "FSUB", OP_FPU_RM32, &Interpreter::FSUB_RM32);
  437. build_slash(0xD8, 5, "FSUBR", OP_FPU_RM32, &Interpreter::FSUBR_RM32);
  438. build_slash(0xD8, 6, "FDIV", OP_FPU_RM32, &Interpreter::FDIV_RM32);
  439. build_slash(0xD8, 7, "FDIVR", OP_FPU_RM32, &Interpreter::FDIVR_RM32);
  440. build_slash(0xD9, 0, "FLD", OP_FPU_RM32, &Interpreter::FLD_RM32);
  441. build_slash(0xD9, 1, "FXCH", OP_FPU_reg, &Interpreter::FXCH);
  442. // FIXME: D9/1 C9 (...but isn't this what D9/1 does naturally, with C9 just being normal R/M?)
  443. build_slash(0xD9, 2, "FST", OP_FPU_RM32, &Interpreter::FST_RM32);
  444. build_slash_rm(0xD9, 2, 0xD0, "FNOP", OP_FPU, &Interpreter::FNOP);
  445. build_slash(0xD9, 3, "FSTP", OP_FPU_RM32, &Interpreter::FSTP_RM32);
  446. build_slash(0xD9, 4, "FLDENV", OP_FPU_RM32, &Interpreter::FLDENV);
  447. build_slash_rm(0xD9, 4, 0xE0, "FCHS", OP_FPU, &Interpreter::FCHS);
  448. build_slash_rm(0xD9, 4, 0xE1, "FABS", OP_FPU, &Interpreter::FABS);
  449. build_slash_rm(0xD9, 4, 0xE2, "FTST", OP_FPU, &Interpreter::FTST);
  450. build_slash_rm(0xD9, 4, 0xE3, "FXAM", OP_FPU, &Interpreter::FXAM);
  451. build_slash(0xD9, 5, "FLDCW", OP_FPU_RM16, &Interpreter::FLDCW);
  452. build_slash_rm(0xD9, 5, 0xE8, "FLD1", OP_FPU, &Interpreter::FLD1);
  453. build_slash_rm(0xD9, 5, 0xE9, "FLDL2T", OP_FPU, &Interpreter::FLDL2T);
  454. build_slash_rm(0xD9, 5, 0xEA, "FLDL2E", OP_FPU, &Interpreter::FLDL2E);
  455. build_slash_rm(0xD9, 5, 0xEB, "FLDPI", OP_FPU, &Interpreter::FLDPI);
  456. build_slash_rm(0xD9, 5, 0xEC, "FLDLG2", OP_FPU, &Interpreter::FLDLG2);
  457. build_slash_rm(0xD9, 5, 0xED, "FLDLN2", OP_FPU, &Interpreter::FLDLN2);
  458. build_slash_rm(0xD9, 5, 0xEE, "FLDZ", OP_FPU, &Interpreter::FLDZ);
  459. build_slash(0xD9, 6, "FNSTENV", OP_FPU_RM32, &Interpreter::FNSTENV);
  460. // FIXME: Extraodinary prefix 0x9B + 0xD9/6: FSTENV
  461. build_slash_rm(0xD9, 6, 0xF0, "F2XM1", OP_FPU, &Interpreter::F2XM1);
  462. build_slash_rm(0xD9, 6, 0xF1, "FYL2X", OP_FPU, &Interpreter::FYL2X);
  463. build_slash_rm(0xD9, 6, 0xF2, "FPTAN", OP_FPU, &Interpreter::FPTAN);
  464. build_slash_rm(0xD9, 6, 0xF3, "FPATAN", OP_FPU, &Interpreter::FPATAN);
  465. build_slash_rm(0xD9, 6, 0xF4, "FXTRACT", OP_FPU, &Interpreter::FXTRACT);
  466. build_slash_rm(0xD9, 6, 0xF5, "FPREM1", OP_FPU, &Interpreter::FPREM1);
  467. build_slash_rm(0xD9, 6, 0xF6, "FDECSTP", OP_FPU, &Interpreter::FDECSTP);
  468. build_slash_rm(0xD9, 6, 0xF7, "FINCSTP", OP_FPU, &Interpreter::FINCSTP);
  469. build_slash(0xD9, 7, "FNSTCW", OP_FPU_RM16, &Interpreter::FNSTCW);
  470. // FIXME: Extraodinary prefix 0x9B + 0xD9/7: FSTCW
  471. build_slash_rm(0xD9, 7, 0xF8, "FPREM", OP_FPU, &Interpreter::FPREM);
  472. build_slash_rm(0xD9, 7, 0xF9, "FYL2XP1", OP_FPU, &Interpreter::FYL2XP1);
  473. build_slash_rm(0xD9, 7, 0xFA, "FSQRT", OP_FPU, &Interpreter::FSQRT);
  474. build_slash_rm(0xD9, 7, 0xFB, "FSINCOS", OP_FPU, &Interpreter::FSINCOS);
  475. build_slash_rm(0xD9, 7, 0xFC, "FRNDINT", OP_FPU, &Interpreter::FRNDINT);
  476. build_slash_rm(0xD9, 7, 0xFD, "FSCALE", OP_FPU, &Interpreter::FSCALE);
  477. build_slash_rm(0xD9, 7, 0xFE, "FSIN", OP_FPU, &Interpreter::FSIN);
  478. build_slash_rm(0xD9, 7, 0xFF, "FCOS", OP_FPU, &Interpreter::FCOS);
  479. build_slash(0xDA, 0, "FIADD", OP_FPU_RM32, &Interpreter::FIADD_RM32);
  480. build_slash_reg(0xDA, 0, "FCMOVB", OP_FPU_reg, &Interpreter::FCMOVB);
  481. build_slash(0xDA, 1, "FIMUL", OP_FPU_RM32, &Interpreter::FIMUL_RM32);
  482. build_slash_reg(0xDA, 1, "FCMOVE", OP_FPU_reg, &Interpreter::FCMOVE);
  483. build_slash(0xDA, 2, "FICOM", OP_FPU_RM32, &Interpreter::FICOM_RM32);
  484. build_slash_reg(0xDA, 2, "FCMOVBE", OP_FPU_reg, &Interpreter::FCMOVBE);
  485. build_slash(0xDA, 3, "FICOMP", OP_FPU_RM32, &Interpreter::FICOMP_RM32);
  486. build_slash_reg(0xDA, 3, "FCMOVU", OP_FPU_reg, &Interpreter::FCMOVU);
  487. build_slash(0xDA, 4, "FISUB", OP_FPU_RM32, &Interpreter::FISUB_RM32);
  488. build_slash(0xDA, 5, "FISUBR", OP_FPU_RM32, &Interpreter::FISUBR_RM32);
  489. build_slash_rm(0xDA, 5, 0xE9, "FUCOMPP", OP_FPU, &Interpreter::FUCOMPP);
  490. build_slash(0xDA, 6, "FIDIV", OP_FPU_RM32, &Interpreter::FIDIV_RM32);
  491. build_slash(0xDA, 7, "FIDIVR", OP_FPU_RM32, &Interpreter::FIDIVR_RM32);
  492. build_slash(0xDB, 0, "FILD", OP_FPU_RM32, &Interpreter::FILD_RM32);
  493. build_slash_reg(0xDB, 0, "FCMOVNB", OP_FPU_reg, &Interpreter::FCMOVNB);
  494. build_slash(0xDB, 1, "FISTTP", OP_FPU_RM32, &Interpreter::FISTTP_RM32);
  495. build_slash_reg(0xDB, 1, "FCMOVNE", OP_FPU_reg, &Interpreter::FCMOVNE);
  496. build_slash(0xDB, 2, "FIST", OP_FPU_RM32, &Interpreter::FIST_RM32);
  497. build_slash_reg(0xDB, 2, "FCMOVNBE", OP_FPU_reg, &Interpreter::FCMOVNBE);
  498. build_slash(0xDB, 3, "FISTP", OP_FPU_RM32, &Interpreter::FISTP_RM32);
  499. build_slash_reg(0xDB, 3, "FCMOVNU", OP_FPU_reg, &Interpreter::FCMOVNU);
  500. build_slash(0xDB, 4, "FUNASSIGNED", OP_FPU, &Interpreter::ESCAPE);
  501. build_slash_rm(0xDB, 4, 0xE0, "FNENI", OP_FPU_reg, &Interpreter::FNENI);
  502. build_slash_rm(0xDB, 4, 0xE1, "FNDISI", OP_FPU_reg, &Interpreter::FNDISI);
  503. build_slash_rm(0xDB, 4, 0xE2, "FNCLEX", OP_FPU_reg, &Interpreter::FNCLEX);
  504. // FIXME: Extraodinary prefix 0x9B + 0xDB/4: FCLEX
  505. build_slash_rm(0xDB, 4, 0xE3, "FNINIT", OP_FPU_reg, &Interpreter::FNINIT);
  506. // FIXME: Extraodinary prefix 0x9B + 0xDB/4: FINIT
  507. build_slash_rm(0xDB, 4, 0xE4, "FNSETPM", OP_FPU_reg, &Interpreter::FNSETPM);
  508. build_slash(0xDB, 5, "FLD", OP_FPU_M80, &Interpreter::FLD_RM80);
  509. build_slash_reg(0xDB, 5, "FUCOMI", OP_FPU_reg, &Interpreter::FUCOMI);
  510. build_slash(0xDB, 6, "FCOMI", OP_FPU_reg, &Interpreter::FCOMI);
  511. build_slash(0xDB, 7, "FSTP", OP_FPU_M80, &Interpreter::FSTP_RM80);
  512. build_slash(0xDC, 0, "FADD", OP_FPU_RM64, &Interpreter::FADD_RM64);
  513. build_slash(0xDC, 1, "FMUL", OP_FPU_RM64, &Interpreter::FMUL_RM64);
  514. build_slash(0xDC, 2, "FCOM", OP_FPU_RM64, &Interpreter::FCOM_RM64);
  515. build_slash(0xDC, 3, "FCOMP", OP_FPU_RM64, &Interpreter::FCOMP_RM64);
  516. build_slash(0xDC, 4, "FSUB", OP_FPU_RM64, &Interpreter::FSUB_RM64);
  517. build_slash(0xDC, 5, "FSUBR", OP_FPU_RM64, &Interpreter::FSUBR_RM64);
  518. build_slash(0xDC, 6, "FDIV", OP_FPU_RM64, &Interpreter::FDIV_RM64);
  519. build_slash(0xDC, 7, "FDIVR", OP_FPU_RM64, &Interpreter::FDIVR_RM64);
  520. build_slash(0xDD, 0, "FLD", OP_FPU_RM64, &Interpreter::FLD_RM64);
  521. build_slash_reg(0xDD, 0, "FFREE", OP_FPU_reg, &Interpreter::FFREE);
  522. build_slash(0xDD, 1, "FISTTP", OP_FPU_RM64, &Interpreter::FISTTP_RM64);
  523. build_slash_reg(0xDD, 1, "FXCH4", OP_FPU_reg, &Interpreter::FXCH);
  524. build_slash(0xDD, 2, "FST", OP_FPU_RM64, &Interpreter::FST_RM64);
  525. build_slash(0xDD, 3, "FSTP", OP_FPU_RM64, &Interpreter::FSTP_RM64);
  526. build_slash(0xDD, 4, "FRSTOR", OP_FPU_mem, &Interpreter::FRSTOR);
  527. build_slash_reg(0xDD, 4, "FUCOM", OP_FPU_reg, &Interpreter::FUCOM);
  528. // FIXME: DD/4 E1 (...but isn't this what DD/4 does naturally, with E1 just being normal R/M?)
  529. build_slash(0xDD, 5, "FUCOMP", OP_FPU_reg, &Interpreter::FUCOMP);
  530. // FIXME: DD/5 E9 (...but isn't this what DD/5 does naturally, with E9 just being normal R/M?)
  531. build_slash(0xDD, 6, "FNSAVE", OP_FPU_mem, &Interpreter::FNSAVE);
  532. // FIXME: Extraodinary prefix 0x9B + 0xDD/6: FSAVE
  533. build_slash(0xDD, 7, "FNSTSW", OP_FPU_RM16, &Interpreter::FNSTSW);
  534. // FIXME: Extraodinary prefix 0x9B + 0xDD/7: FSTSW
  535. build_slash(0xDE, 0, "FIADD", OP_FPU_RM16, &Interpreter::FIADD_RM16);
  536. build_slash_reg(0xDE, 0, "FADDP", OP_FPU_reg, &Interpreter::FADDP);
  537. // FIXME: DE/0 C1 (...but isn't this what DE/0 does naturally, with C1 just being normal R/M?)
  538. build_slash(0xDE, 1, "FIMUL", OP_FPU_RM16, &Interpreter::FIMUL_RM16);
  539. build_slash_reg(0xDE, 1, "FMULP", OP_FPU_reg, &Interpreter::FMULP);
  540. // FIXME: DE/1 C9 (...but isn't this what DE/1 does naturally, with C9 just being normal R/M?)
  541. build_slash(0xDE, 2, "FICOM", OP_FPU_RM16, &Interpreter::FICOM_RM16);
  542. build_slash_reg(0xDE, 2, "FCOMP5", OP_FPU_reg, &Interpreter::FCOMP_RM32);
  543. build_slash(0xDE, 3, "FICOMP", OP_FPU_RM16, &Interpreter::FICOMP_RM16);
  544. build_slash_reg(0xDE, 3, "FCOMPP", OP_FPU_reg, &Interpreter::FCOMPP);
  545. build_slash(0xDE, 4, "FISUB", OP_FPU_RM16, &Interpreter::FISUB_RM16);
  546. build_slash_reg(0xDE, 4, "FSUBRP", OP_FPU_reg, &Interpreter::FSUBRP);
  547. // FIXME: DE/4 E1 (...but isn't this what DE/4 does naturally, with E1 just being normal R/M?)
  548. build_slash(0xDE, 5, "FISUBR", OP_FPU_RM16, &Interpreter::FISUBR_RM16);
  549. build_slash_reg(0xDE, 5, "FSUBP", OP_FPU_reg, &Interpreter::FSUBP);
  550. // FIXME: DE/5 E9 (...but isn't this what DE/5 does naturally, with E9 just being normal R/M?)
  551. build_slash(0xDE, 6, "FIDIV", OP_FPU_RM16, &Interpreter::FIDIV_RM16);
  552. build_slash_reg(0xDE, 6, "FDIVRP", OP_FPU_reg, &Interpreter::FDIVRP);
  553. // FIXME: DE/6 F1 (...but isn't this what DE/6 does naturally, with F1 just being normal R/M?)
  554. build_slash(0xDE, 7, "FIDIVR", OP_FPU_RM16, &Interpreter::FIDIVR_RM16);
  555. build_slash_reg(0xDE, 7, "FDIVP", OP_FPU_reg, &Interpreter::FDIVP);
  556. // FIXME: DE/7 F9 (...but isn't this what DE/7 does naturally, with F9 just being normal R/M?)
  557. build_slash(0xDF, 0, "FILD", OP_FPU_RM32, &Interpreter::FILD_RM16);
  558. build_slash_reg(0xDF, 0, "FFREEP", OP_FPU_reg, &Interpreter::FFREEP);
  559. build_slash(0xDF, 1, "FISTTP", OP_FPU_RM32, &Interpreter::FISTTP_RM16);
  560. build_slash_reg(0xDF, 1, "FXCH7", OP_FPU_reg, &Interpreter::FXCH);
  561. build_slash(0xDF, 2, "FIST", OP_FPU_RM32, &Interpreter::FIST_RM16);
  562. build_slash_reg(0xDF, 2, "FSTP8", OP_FPU_reg, &Interpreter::FSTP_RM32);
  563. build_slash(0xDF, 3, "FISTP", OP_FPU_RM32, &Interpreter::FISTP_RM16);
  564. build_slash_reg(0xDF, 3, "FSTP9", OP_FPU_reg, &Interpreter::FSTP_RM32);
  565. build_slash(0xDF, 4, "FBLD", OP_FPU_M80, &Interpreter::FBLD_M80);
  566. build_slash_reg(0xDF, 4, "FNSTSW", OP_FPU_AX16, &Interpreter::FNSTSW_AX);
  567. // FIXME: Extraodinary prefix 0x9B + 0xDF/e: FSTSW_AX
  568. build_slash(0xDF, 5, "FILD", OP_FPU_RM64, &Interpreter::FILD_RM64);
  569. build_slash_reg(0xDF, 5, "FUCOMIP", OP_FPU_reg, &Interpreter::FUCOMIP);
  570. build_slash(0xDF, 6, "FBSTP", OP_FPU_M80, &Interpreter::FBSTP_M80);
  571. build_slash_reg(0xDF, 6, "FCOMIP", OP_FPU_reg, &Interpreter::FCOMIP);
  572. build_slash(0xDF, 7, "FISTP", OP_FPU_RM64, &Interpreter::FISTP_RM64);
  573. build(0xE0, "LOOPNZ", OP_imm8, &Interpreter::LOOPNZ_imm8);
  574. build(0xE1, "LOOPZ", OP_imm8, &Interpreter::LOOPZ_imm8);
  575. build(0xE2, "LOOP", OP_imm8, &Interpreter::LOOP_imm8);
  576. build(0xE3, "JCXZ", OP_imm8, &Interpreter::JCXZ_imm8);
  577. build(0xE4, "IN", OP_AL_imm8, &Interpreter::IN_AL_imm8);
  578. build(0xE5, "IN", OP_AX_imm8, &Interpreter::IN_AX_imm8, OP_EAX_imm8, &Interpreter::IN_EAX_imm8);
  579. build(0xE6, "OUT", OP_imm8_AL, &Interpreter::OUT_imm8_AL);
  580. build(0xE7, "OUT", OP_imm8_AX, &Interpreter::OUT_imm8_AX, OP_imm8_EAX, &Interpreter::OUT_imm8_EAX);
  581. build(0xE8, "CALL", OP_relimm16, &Interpreter::CALL_imm16, OP_relimm32, &Interpreter::CALL_imm32);
  582. build(0xE9, "JMP", OP_relimm16, &Interpreter::JMP_imm16, OP_relimm32, &Interpreter::JMP_imm32);
  583. build(0xEA, "JMP", OP_imm16_imm16, &Interpreter::JMP_imm16_imm16, OP_imm16_imm32, &Interpreter::JMP_imm16_imm32);
  584. build(0xEB, "JMP", OP_short_imm8, &Interpreter::JMP_short_imm8);
  585. build(0xEC, "IN", OP_AL_DX, &Interpreter::IN_AL_DX);
  586. build(0xED, "IN", OP_AX_DX, &Interpreter::IN_AX_DX, OP_EAX_DX, &Interpreter::IN_EAX_DX);
  587. build(0xEE, "OUT", OP_DX_AL, &Interpreter::OUT_DX_AL);
  588. build(0xEF, "OUT", OP_DX_AX, &Interpreter::OUT_DX_AX, OP_DX_EAX, &Interpreter::OUT_DX_EAX);
  589. build(0xF4, "HLT", OP, &Interpreter::HLT);
  590. build(0xF5, "CMC", OP, &Interpreter::CMC);
  591. build(0xF8, "CLC", OP, &Interpreter::CLC);
  592. build(0xF9, "STC", OP, &Interpreter::STC);
  593. build(0xFA, "CLI", OP, &Interpreter::CLI);
  594. build(0xFB, "STI", OP, &Interpreter::STI);
  595. build(0xFC, "CLD", OP, &Interpreter::CLD);
  596. build(0xFD, "STD", OP, &Interpreter::STD);
  597. build_slash(0x80, 0, "ADD", OP_RM8_imm8, &Interpreter::ADD_RM8_imm8, LockPrefixAllowed);
  598. build_slash(0x80, 1, "OR", OP_RM8_imm8, &Interpreter::OR_RM8_imm8, LockPrefixAllowed);
  599. build_slash(0x80, 2, "ADC", OP_RM8_imm8, &Interpreter::ADC_RM8_imm8, LockPrefixAllowed);
  600. build_slash(0x80, 3, "SBB", OP_RM8_imm8, &Interpreter::SBB_RM8_imm8, LockPrefixAllowed);
  601. build_slash(0x80, 4, "AND", OP_RM8_imm8, &Interpreter::AND_RM8_imm8, LockPrefixAllowed);
  602. build_slash(0x80, 5, "SUB", OP_RM8_imm8, &Interpreter::SUB_RM8_imm8, LockPrefixAllowed);
  603. build_slash(0x80, 6, "XOR", OP_RM8_imm8, &Interpreter::XOR_RM8_imm8, LockPrefixAllowed);
  604. build_slash(0x80, 7, "CMP", OP_RM8_imm8, &Interpreter::CMP_RM8_imm8);
  605. build_slash(0x81, 0, "ADD", OP_RM16_imm16, &Interpreter::ADD_RM16_imm16, OP_RM32_imm32, &Interpreter::ADD_RM32_imm32, LockPrefixAllowed);
  606. build_slash(0x81, 1, "OR", OP_RM16_imm16, &Interpreter::OR_RM16_imm16, OP_RM32_imm32, &Interpreter::OR_RM32_imm32, LockPrefixAllowed);
  607. build_slash(0x81, 2, "ADC", OP_RM16_imm16, &Interpreter::ADC_RM16_imm16, OP_RM32_imm32, &Interpreter::ADC_RM32_imm32, LockPrefixAllowed);
  608. build_slash(0x81, 3, "SBB", OP_RM16_imm16, &Interpreter::SBB_RM16_imm16, OP_RM32_imm32, &Interpreter::SBB_RM32_imm32, LockPrefixAllowed);
  609. build_slash(0x81, 4, "AND", OP_RM16_imm16, &Interpreter::AND_RM16_imm16, OP_RM32_imm32, &Interpreter::AND_RM32_imm32, LockPrefixAllowed);
  610. build_slash(0x81, 5, "SUB", OP_RM16_imm16, &Interpreter::SUB_RM16_imm16, OP_RM32_imm32, &Interpreter::SUB_RM32_imm32, LockPrefixAllowed);
  611. build_slash(0x81, 6, "XOR", OP_RM16_imm16, &Interpreter::XOR_RM16_imm16, OP_RM32_imm32, &Interpreter::XOR_RM32_imm32, LockPrefixAllowed);
  612. build_slash(0x81, 7, "CMP", OP_RM16_imm16, &Interpreter::CMP_RM16_imm16, OP_RM32_imm32, &Interpreter::CMP_RM32_imm32);
  613. build_slash(0x83, 0, "ADD", OP_RM16_imm8, &Interpreter::ADD_RM16_imm8, OP_RM32_imm8, &Interpreter::ADD_RM32_imm8, LockPrefixAllowed);
  614. build_slash(0x83, 1, "OR", OP_RM16_imm8, &Interpreter::OR_RM16_imm8, OP_RM32_imm8, &Interpreter::OR_RM32_imm8, LockPrefixAllowed);
  615. build_slash(0x83, 2, "ADC", OP_RM16_imm8, &Interpreter::ADC_RM16_imm8, OP_RM32_imm8, &Interpreter::ADC_RM32_imm8, LockPrefixAllowed);
  616. build_slash(0x83, 3, "SBB", OP_RM16_imm8, &Interpreter::SBB_RM16_imm8, OP_RM32_imm8, &Interpreter::SBB_RM32_imm8, LockPrefixAllowed);
  617. build_slash(0x83, 4, "AND", OP_RM16_imm8, &Interpreter::AND_RM16_imm8, OP_RM32_imm8, &Interpreter::AND_RM32_imm8, LockPrefixAllowed);
  618. build_slash(0x83, 5, "SUB", OP_RM16_imm8, &Interpreter::SUB_RM16_imm8, OP_RM32_imm8, &Interpreter::SUB_RM32_imm8, LockPrefixAllowed);
  619. build_slash(0x83, 6, "XOR", OP_RM16_imm8, &Interpreter::XOR_RM16_imm8, OP_RM32_imm8, &Interpreter::XOR_RM32_imm8, LockPrefixAllowed);
  620. build_slash(0x83, 7, "CMP", OP_RM16_imm8, &Interpreter::CMP_RM16_imm8, OP_RM32_imm8, &Interpreter::CMP_RM32_imm8);
  621. build_slash(0x8F, 0, "POP", OP_RM16, &Interpreter::POP_RM16, OP_RM32, &Interpreter::POP_RM32);
  622. build_slash(0xC0, 0, "ROL", OP_RM8_imm8, &Interpreter::ROL_RM8_imm8);
  623. build_slash(0xC0, 1, "ROR", OP_RM8_imm8, &Interpreter::ROR_RM8_imm8);
  624. build_slash(0xC0, 2, "RCL", OP_RM8_imm8, &Interpreter::RCL_RM8_imm8);
  625. build_slash(0xC0, 3, "RCR", OP_RM8_imm8, &Interpreter::RCR_RM8_imm8);
  626. build_slash(0xC0, 4, "SHL", OP_RM8_imm8, &Interpreter::SHL_RM8_imm8);
  627. build_slash(0xC0, 5, "SHR", OP_RM8_imm8, &Interpreter::SHR_RM8_imm8);
  628. build_slash(0xC0, 6, "SHL", OP_RM8_imm8, &Interpreter::SHL_RM8_imm8); // Undocumented
  629. build_slash(0xC0, 7, "SAR", OP_RM8_imm8, &Interpreter::SAR_RM8_imm8);
  630. build_slash(0xC1, 0, "ROL", OP_RM16_imm8, &Interpreter::ROL_RM16_imm8, OP_RM32_imm8, &Interpreter::ROL_RM32_imm8);
  631. build_slash(0xC1, 1, "ROR", OP_RM16_imm8, &Interpreter::ROR_RM16_imm8, OP_RM32_imm8, &Interpreter::ROR_RM32_imm8);
  632. build_slash(0xC1, 2, "RCL", OP_RM16_imm8, &Interpreter::RCL_RM16_imm8, OP_RM32_imm8, &Interpreter::RCL_RM32_imm8);
  633. build_slash(0xC1, 3, "RCR", OP_RM16_imm8, &Interpreter::RCR_RM16_imm8, OP_RM32_imm8, &Interpreter::RCR_RM32_imm8);
  634. build_slash(0xC1, 4, "SHL", OP_RM16_imm8, &Interpreter::SHL_RM16_imm8, OP_RM32_imm8, &Interpreter::SHL_RM32_imm8);
  635. build_slash(0xC1, 5, "SHR", OP_RM16_imm8, &Interpreter::SHR_RM16_imm8, OP_RM32_imm8, &Interpreter::SHR_RM32_imm8);
  636. build_slash(0xC1, 6, "SHL", OP_RM16_imm8, &Interpreter::SHL_RM16_imm8, OP_RM32_imm8, &Interpreter::SHL_RM32_imm8); // Undocumented
  637. build_slash(0xC1, 7, "SAR", OP_RM16_imm8, &Interpreter::SAR_RM16_imm8, OP_RM32_imm8, &Interpreter::SAR_RM32_imm8);
  638. build_slash(0xD0, 0, "ROL", OP_RM8_1, &Interpreter::ROL_RM8_1);
  639. build_slash(0xD0, 1, "ROR", OP_RM8_1, &Interpreter::ROR_RM8_1);
  640. build_slash(0xD0, 2, "RCL", OP_RM8_1, &Interpreter::RCL_RM8_1);
  641. build_slash(0xD0, 3, "RCR", OP_RM8_1, &Interpreter::RCR_RM8_1);
  642. build_slash(0xD0, 4, "SHL", OP_RM8_1, &Interpreter::SHL_RM8_1);
  643. build_slash(0xD0, 5, "SHR", OP_RM8_1, &Interpreter::SHR_RM8_1);
  644. build_slash(0xD0, 6, "SHL", OP_RM8_1, &Interpreter::SHL_RM8_1); // Undocumented
  645. build_slash(0xD0, 7, "SAR", OP_RM8_1, &Interpreter::SAR_RM8_1);
  646. build_slash(0xD1, 0, "ROL", OP_RM16_1, &Interpreter::ROL_RM16_1, OP_RM32_1, &Interpreter::ROL_RM32_1);
  647. build_slash(0xD1, 1, "ROR", OP_RM16_1, &Interpreter::ROR_RM16_1, OP_RM32_1, &Interpreter::ROR_RM32_1);
  648. build_slash(0xD1, 2, "RCL", OP_RM16_1, &Interpreter::RCL_RM16_1, OP_RM32_1, &Interpreter::RCL_RM32_1);
  649. build_slash(0xD1, 3, "RCR", OP_RM16_1, &Interpreter::RCR_RM16_1, OP_RM32_1, &Interpreter::RCR_RM32_1);
  650. build_slash(0xD1, 4, "SHL", OP_RM16_1, &Interpreter::SHL_RM16_1, OP_RM32_1, &Interpreter::SHL_RM32_1);
  651. build_slash(0xD1, 5, "SHR", OP_RM16_1, &Interpreter::SHR_RM16_1, OP_RM32_1, &Interpreter::SHR_RM32_1);
  652. build_slash(0xD1, 6, "SHL", OP_RM16_1, &Interpreter::SHL_RM16_1, OP_RM32_1, &Interpreter::SHL_RM32_1); // Undocumented
  653. build_slash(0xD1, 7, "SAR", OP_RM16_1, &Interpreter::SAR_RM16_1, OP_RM32_1, &Interpreter::SAR_RM32_1);
  654. build_slash(0xD2, 0, "ROL", OP_RM8_CL, &Interpreter::ROL_RM8_CL);
  655. build_slash(0xD2, 1, "ROR", OP_RM8_CL, &Interpreter::ROR_RM8_CL);
  656. build_slash(0xD2, 2, "RCL", OP_RM8_CL, &Interpreter::RCL_RM8_CL);
  657. build_slash(0xD2, 3, "RCR", OP_RM8_CL, &Interpreter::RCR_RM8_CL);
  658. build_slash(0xD2, 4, "SHL", OP_RM8_CL, &Interpreter::SHL_RM8_CL);
  659. build_slash(0xD2, 5, "SHR", OP_RM8_CL, &Interpreter::SHR_RM8_CL);
  660. build_slash(0xD2, 6, "SHL", OP_RM8_CL, &Interpreter::SHL_RM8_CL); // Undocumented
  661. build_slash(0xD2, 7, "SAR", OP_RM8_CL, &Interpreter::SAR_RM8_CL);
  662. build_slash(0xD3, 0, "ROL", OP_RM16_CL, &Interpreter::ROL_RM16_CL, OP_RM32_CL, &Interpreter::ROL_RM32_CL);
  663. build_slash(0xD3, 1, "ROR", OP_RM16_CL, &Interpreter::ROR_RM16_CL, OP_RM32_CL, &Interpreter::ROR_RM32_CL);
  664. build_slash(0xD3, 2, "RCL", OP_RM16_CL, &Interpreter::RCL_RM16_CL, OP_RM32_CL, &Interpreter::RCL_RM32_CL);
  665. build_slash(0xD3, 3, "RCR", OP_RM16_CL, &Interpreter::RCR_RM16_CL, OP_RM32_CL, &Interpreter::RCR_RM32_CL);
  666. build_slash(0xD3, 4, "SHL", OP_RM16_CL, &Interpreter::SHL_RM16_CL, OP_RM32_CL, &Interpreter::SHL_RM32_CL);
  667. build_slash(0xD3, 5, "SHR", OP_RM16_CL, &Interpreter::SHR_RM16_CL, OP_RM32_CL, &Interpreter::SHR_RM32_CL);
  668. build_slash(0xD3, 6, "SHL", OP_RM16_CL, &Interpreter::SHL_RM16_CL, OP_RM32_CL, &Interpreter::SHL_RM32_CL); // Undocumented
  669. build_slash(0xD3, 7, "SAR", OP_RM16_CL, &Interpreter::SAR_RM16_CL, OP_RM32_CL, &Interpreter::SAR_RM32_CL);
  670. build_slash(0xF6, 0, "TEST", OP_RM8_imm8, &Interpreter::TEST_RM8_imm8);
  671. build_slash(0xF6, 1, "TEST", OP_RM8_imm8, &Interpreter::TEST_RM8_imm8); // Undocumented
  672. build_slash(0xF6, 2, "NOT", OP_RM8, &Interpreter::NOT_RM8, LockPrefixAllowed);
  673. build_slash(0xF6, 3, "NEG", OP_RM8, &Interpreter::NEG_RM8, LockPrefixAllowed);
  674. build_slash(0xF6, 4, "MUL", OP_RM8, &Interpreter::MUL_RM8);
  675. build_slash(0xF6, 5, "IMUL", OP_RM8, &Interpreter::IMUL_RM8);
  676. build_slash(0xF6, 6, "DIV", OP_RM8, &Interpreter::DIV_RM8);
  677. build_slash(0xF6, 7, "IDIV", OP_RM8, &Interpreter::IDIV_RM8);
  678. build_slash(0xF7, 0, "TEST", OP_RM16_imm16, &Interpreter::TEST_RM16_imm16, OP_RM32_imm32, &Interpreter::TEST_RM32_imm32);
  679. build_slash(0xF7, 1, "TEST", OP_RM16_imm16, &Interpreter::TEST_RM16_imm16, OP_RM32_imm32, &Interpreter::TEST_RM32_imm32); // Undocumented
  680. build_slash(0xF7, 2, "NOT", OP_RM16, &Interpreter::NOT_RM16, OP_RM32, &Interpreter::NOT_RM32, LockPrefixAllowed);
  681. build_slash(0xF7, 3, "NEG", OP_RM16, &Interpreter::NEG_RM16, OP_RM32, &Interpreter::NEG_RM32, LockPrefixAllowed);
  682. build_slash(0xF7, 4, "MUL", OP_RM16, &Interpreter::MUL_RM16, OP_RM32, &Interpreter::MUL_RM32);
  683. build_slash(0xF7, 5, "IMUL", OP_RM16, &Interpreter::IMUL_RM16, OP_RM32, &Interpreter::IMUL_RM32);
  684. build_slash(0xF7, 6, "DIV", OP_RM16, &Interpreter::DIV_RM16, OP_RM32, &Interpreter::DIV_RM32);
  685. build_slash(0xF7, 7, "IDIV", OP_RM16, &Interpreter::IDIV_RM16, OP_RM32, &Interpreter::IDIV_RM32);
  686. build_slash(0xFE, 0, "INC", OP_RM8, &Interpreter::INC_RM8, LockPrefixAllowed);
  687. build_slash(0xFE, 1, "DEC", OP_RM8, &Interpreter::DEC_RM8, LockPrefixAllowed);
  688. build_slash(0xFF, 0, "INC", OP_RM16, &Interpreter::INC_RM16, OP_RM32, &Interpreter::INC_RM32, LockPrefixAllowed);
  689. build_slash(0xFF, 1, "DEC", OP_RM16, &Interpreter::DEC_RM16, OP_RM32, &Interpreter::DEC_RM32, LockPrefixAllowed);
  690. build_slash(0xFF, 2, "CALL", OP_RM16, &Interpreter::CALL_RM16, OP_RM32, &Interpreter::CALL_RM32);
  691. build_slash(0xFF, 3, "CALL", OP_FAR_mem16, &Interpreter::CALL_FAR_mem16, OP_FAR_mem32, &Interpreter::CALL_FAR_mem32);
  692. build_slash(0xFF, 4, "JMP", OP_RM16, &Interpreter::JMP_RM16, OP_RM32, &Interpreter::JMP_RM32);
  693. build_slash(0xFF, 5, "JMP", OP_FAR_mem16, &Interpreter::JMP_FAR_mem16, OP_FAR_mem32, &Interpreter::JMP_FAR_mem32);
  694. build_slash(0xFF, 6, "PUSH", OP_RM16, &Interpreter::PUSH_RM16, OP_RM32, &Interpreter::PUSH_RM32);
  695. // Instructions starting with 0x0F are multi-byte opcodes.
  696. build_0f_slash(0x00, 0, "SLDT", OP_RM16, &Interpreter::SLDT_RM16);
  697. build_0f_slash(0x00, 1, "STR", OP_RM16, &Interpreter::STR_RM16);
  698. build_0f_slash(0x00, 2, "LLDT", OP_RM16, &Interpreter::LLDT_RM16);
  699. build_0f_slash(0x00, 3, "LTR", OP_RM16, &Interpreter::LTR_RM16);
  700. build_0f_slash(0x00, 4, "VERR", OP_RM16, &Interpreter::VERR_RM16);
  701. build_0f_slash(0x00, 5, "VERW", OP_RM16, &Interpreter::VERW_RM16);
  702. build_0f_slash(0x01, 0, "SGDT", OP_RM16, &Interpreter::SGDT);
  703. build_0f_slash(0x01, 1, "SIDT", OP_RM16, &Interpreter::SIDT);
  704. build_0f_slash(0x01, 2, "LGDT", OP_RM16, &Interpreter::LGDT);
  705. build_0f_slash(0x01, 3, "LIDT", OP_RM16, &Interpreter::LIDT);
  706. build_0f_slash(0x01, 4, "SMSW", OP_RM16, &Interpreter::SMSW_RM16);
  707. build_0f_slash(0x01, 6, "LMSW", OP_RM16, &Interpreter::LMSW_RM16);
  708. build_0f_slash(0x01, 7, "INVLPG", OP_RM32, &Interpreter::INVLPG);
  709. build_0f_slash(0xBA, 4, "BT", OP_RM16_imm8, &Interpreter::BT_RM16_imm8, OP_RM32_imm8, &Interpreter::BT_RM32_imm8, LockPrefixAllowed);
  710. build_0f_slash(0xBA, 5, "BTS", OP_RM16_imm8, &Interpreter::BTS_RM16_imm8, OP_RM32_imm8, &Interpreter::BTS_RM32_imm8, LockPrefixAllowed);
  711. build_0f_slash(0xBA, 6, "BTR", OP_RM16_imm8, &Interpreter::BTR_RM16_imm8, OP_RM32_imm8, &Interpreter::BTR_RM32_imm8, LockPrefixAllowed);
  712. build_0f_slash(0xBA, 7, "BTC", OP_RM16_imm8, &Interpreter::BTC_RM16_imm8, OP_RM32_imm8, &Interpreter::BTC_RM32_imm8, LockPrefixAllowed);
  713. build_0f(0x02, "LAR", OP_reg16_RM16, &Interpreter::LAR_reg16_RM16, OP_reg32_RM32, &Interpreter::LAR_reg32_RM32);
  714. build_0f(0x03, "LSL", OP_reg16_RM16, &Interpreter::LSL_reg16_RM16, OP_reg32_RM32, &Interpreter::LSL_reg32_RM32);
  715. build_0f(0x06, "CLTS", OP, &Interpreter::CLTS);
  716. build_0f(0x09, "WBINVD", OP, &Interpreter::WBINVD);
  717. build_0f(0x0B, "UD2", OP, &Interpreter::UD2);
  718. build_0f(0x20, "MOV", OP_reg32_CR, &Interpreter::MOV_reg32_CR);
  719. build_0f(0x21, "MOV", OP_reg32_DR, &Interpreter::MOV_reg32_DR);
  720. build_0f(0x22, "MOV", OP_CR_reg32, &Interpreter::MOV_CR_reg32);
  721. build_0f(0x23, "MOV", OP_DR_reg32, &Interpreter::MOV_DR_reg32);
  722. build_0f(0x31, "RDTSC", OP, &Interpreter::RDTSC);
  723. build_0f(0x40, "CMOVO", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  724. build_0f(0x41, "CMOVNO", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  725. build_0f(0x42, "CMOVC", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  726. build_0f(0x43, "CMOVNC", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  727. build_0f(0x44, "CMOVZ", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  728. build_0f(0x45, "CMOVNZ", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  729. build_0f(0x46, "CMOVNA", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  730. build_0f(0x47, "CMOVA", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  731. build_0f(0x48, "CMOVS", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  732. build_0f(0x49, "CMOVNS", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  733. build_0f(0x4A, "CMOVP", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  734. build_0f(0x4B, "CMOVNP", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  735. build_0f(0x4C, "CMOVL", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  736. build_0f(0x4D, "CMOVNL", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  737. build_0f(0x4E, "CMOVNG", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  738. build_0f(0x4F, "CMOVG", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  739. build_0f(0x6F, "MOVQ", OP_mm1_mm2m64, &Interpreter::MOVQ_mm1_mm2m64);
  740. build_0f(0x77, "EMMS", OP, &Interpreter::EMMS);
  741. build_0f(0x7F, "MOVQ", OP_mm1m64_mm2, &Interpreter::MOVQ_mm1_m64_mm2);
  742. build_0f(0x80, "JO", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  743. build_0f(0x81, "JNO", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  744. build_0f(0x82, "JC", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  745. build_0f(0x83, "JNC", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  746. build_0f(0x84, "JZ", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  747. build_0f(0x85, "JNZ", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  748. build_0f(0x86, "JNA", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  749. build_0f(0x87, "JA", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  750. build_0f(0x88, "JS", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  751. build_0f(0x89, "JNS", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  752. build_0f(0x8A, "JP", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  753. build_0f(0x8B, "JNP", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  754. build_0f(0x8C, "JL", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  755. build_0f(0x8D, "JNL", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  756. build_0f(0x8E, "JNG", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  757. build_0f(0x8F, "JG", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  758. build_0f(0x90, "SETO", OP_RM8, &Interpreter::SETcc_RM8);
  759. build_0f(0x91, "SETNO", OP_RM8, &Interpreter::SETcc_RM8);
  760. build_0f(0x92, "SETC", OP_RM8, &Interpreter::SETcc_RM8);
  761. build_0f(0x93, "SETNC", OP_RM8, &Interpreter::SETcc_RM8);
  762. build_0f(0x94, "SETZ", OP_RM8, &Interpreter::SETcc_RM8);
  763. build_0f(0x95, "SETNZ", OP_RM8, &Interpreter::SETcc_RM8);
  764. build_0f(0x96, "SETNA", OP_RM8, &Interpreter::SETcc_RM8);
  765. build_0f(0x97, "SETA", OP_RM8, &Interpreter::SETcc_RM8);
  766. build_0f(0x98, "SETS", OP_RM8, &Interpreter::SETcc_RM8);
  767. build_0f(0x99, "SETNS", OP_RM8, &Interpreter::SETcc_RM8);
  768. build_0f(0x9A, "SETP", OP_RM8, &Interpreter::SETcc_RM8);
  769. build_0f(0x9B, "SETNP", OP_RM8, &Interpreter::SETcc_RM8);
  770. build_0f(0x9C, "SETL", OP_RM8, &Interpreter::SETcc_RM8);
  771. build_0f(0x9D, "SETNL", OP_RM8, &Interpreter::SETcc_RM8);
  772. build_0f(0x9E, "SETNG", OP_RM8, &Interpreter::SETcc_RM8);
  773. build_0f(0x9F, "SETG", OP_RM8, &Interpreter::SETcc_RM8);
  774. build_0f(0xA0, "PUSH", OP_FS, &Interpreter::PUSH_FS);
  775. build_0f(0xA1, "POP", OP_FS, &Interpreter::POP_FS);
  776. build_0f(0xA2, "CPUID", OP, &Interpreter::CPUID);
  777. build_0f(0xA3, "BT", OP_RM16_reg16, &Interpreter::BT_RM16_reg16, OP_RM32_reg32, &Interpreter::BT_RM32_reg32);
  778. build_0f(0xA4, "SHLD", OP_RM16_reg16_imm8, &Interpreter::SHLD_RM16_reg16_imm8, OP_RM32_reg32_imm8, &Interpreter::SHLD_RM32_reg32_imm8);
  779. build_0f(0xA5, "SHLD", OP_RM16_reg16_CL, &Interpreter::SHLD_RM16_reg16_CL, OP_RM32_reg32_CL, &Interpreter::SHLD_RM32_reg32_CL);
  780. build_0f(0xA8, "PUSH", OP_GS, &Interpreter::PUSH_GS);
  781. build_0f(0xA9, "POP", OP_GS, &Interpreter::POP_GS);
  782. build_0f(0xAB, "BTS", OP_RM16_reg16, &Interpreter::BTS_RM16_reg16, OP_RM32_reg32, &Interpreter::BTS_RM32_reg32);
  783. build_0f(0xAC, "SHRD", OP_RM16_reg16_imm8, &Interpreter::SHRD_RM16_reg16_imm8, OP_RM32_reg32_imm8, &Interpreter::SHRD_RM32_reg32_imm8);
  784. build_0f(0xAD, "SHRD", OP_RM16_reg16_CL, &Interpreter::SHRD_RM16_reg16_CL, OP_RM32_reg32_CL, &Interpreter::SHRD_RM32_reg32_CL);
  785. build_0f(0xAF, "IMUL", OP_reg16_RM16, &Interpreter::IMUL_reg16_RM16, OP_reg32_RM32, &Interpreter::IMUL_reg32_RM32);
  786. build_0f(0xB0, "CMPXCHG", OP_RM8_reg8, &Interpreter::CMPXCHG_RM8_reg8, LockPrefixAllowed);
  787. build_0f(0xB1, "CMPXCHG", OP_RM16_reg16, &Interpreter::CMPXCHG_RM16_reg16, OP_RM32_reg32, &Interpreter::CMPXCHG_RM32_reg32, LockPrefixAllowed);
  788. build_0f(0xB2, "LSS", OP_reg16_mem16, &Interpreter::LSS_reg16_mem16, OP_reg32_mem32, &Interpreter::LSS_reg32_mem32);
  789. build_0f(0xB3, "BTR", OP_RM16_reg16, &Interpreter::BTR_RM16_reg16, OP_RM32_reg32, &Interpreter::BTR_RM32_reg32);
  790. build_0f(0xB4, "LFS", OP_reg16_mem16, &Interpreter::LFS_reg16_mem16, OP_reg32_mem32, &Interpreter::LFS_reg32_mem32);
  791. build_0f(0xB5, "LGS", OP_reg16_mem16, &Interpreter::LGS_reg16_mem16, OP_reg32_mem32, &Interpreter::LGS_reg32_mem32);
  792. build_0f(0xB6, "MOVZX", OP_reg16_RM8, &Interpreter::MOVZX_reg16_RM8, OP_reg32_RM8, &Interpreter::MOVZX_reg32_RM8);
  793. build_0f(0xB7, "0xB7", OP, nullptr, "MOVZX", OP_reg32_RM16, &Interpreter::MOVZX_reg32_RM16);
  794. build_0f(0xB9, "UD1", OP, &Interpreter::UD1);
  795. build_0f(0xBB, "BTC", OP_RM16_reg16, &Interpreter::BTC_RM16_reg16, OP_RM32_reg32, &Interpreter::BTC_RM32_reg32);
  796. build_0f(0xBC, "BSF", OP_reg16_RM16, &Interpreter::BSF_reg16_RM16, OP_reg32_RM32, &Interpreter::BSF_reg32_RM32);
  797. build_0f(0xBD, "BSR", OP_reg16_RM16, &Interpreter::BSR_reg16_RM16, OP_reg32_RM32, &Interpreter::BSR_reg32_RM32);
  798. build_0f(0xBE, "MOVSX", OP_reg16_RM8, &Interpreter::MOVSX_reg16_RM8, OP_reg32_RM8, &Interpreter::MOVSX_reg32_RM8);
  799. build_0f(0xBF, "0xBF", OP, nullptr, "MOVSX", OP_reg32_RM16, &Interpreter::MOVSX_reg32_RM16);
  800. build_0f(0xC0, "XADD", OP_RM8_reg8, &Interpreter::XADD_RM8_reg8, LockPrefixAllowed);
  801. build_0f(0xC1, "XADD", OP_RM16_reg16, &Interpreter::XADD_RM16_reg16, OP_RM32_reg32, &Interpreter::XADD_RM32_reg32, LockPrefixAllowed);
  802. for (u8 i = 0xc8; i <= 0xcf; ++i)
  803. build_0f(i, "BSWAP", OP_reg32, &Interpreter::BSWAP_reg32);
  804. build_0f(0xFC, "PADDB", OP_mm1_mm2m64, &Interpreter::PADDB_mm1_mm2m64);
  805. build_0f(0xFD, "PADDW", OP_mm1_mm2m64, &Interpreter::PADDW_mm1_mm2m64);
  806. build_0f(0xFE, "PADDD", OP_mm1_mm2m64, &Interpreter::PADDD_mm1_mm2m64);
  807. build_0f(0xFF, "UD0", OP, &Interpreter::UD0);
  808. }
  809. static const char* register_name(RegisterIndex8);
  810. static const char* register_name(RegisterIndex16);
  811. static const char* register_name(RegisterIndex32);
  812. static const char* register_name(FpuRegisterIndex);
  813. static const char* register_name(SegmentRegister);
  814. static const char* register_name(MMXRegisterIndex);
  815. const char* Instruction::reg8_name() const
  816. {
  817. return register_name(static_cast<RegisterIndex8>(register_index()));
  818. }
  819. const char* Instruction::reg16_name() const
  820. {
  821. return register_name(static_cast<RegisterIndex16>(register_index()));
  822. }
  823. const char* Instruction::reg32_name() const
  824. {
  825. return register_name(static_cast<RegisterIndex32>(register_index()));
  826. }
  827. String MemoryOrRegisterReference::to_string_o8(const Instruction& insn) const
  828. {
  829. if (is_register())
  830. return register_name(reg8());
  831. return String::formatted("[{}]", to_string(insn));
  832. }
  833. String MemoryOrRegisterReference::to_string_o16(const Instruction& insn) const
  834. {
  835. if (is_register())
  836. return register_name(reg16());
  837. return String::formatted("[{}]", to_string(insn));
  838. }
  839. String MemoryOrRegisterReference::to_string_o32(const Instruction& insn) const
  840. {
  841. if (is_register())
  842. return register_name(reg32());
  843. return String::formatted("[{}]", to_string(insn));
  844. }
  845. String MemoryOrRegisterReference::to_string_fpu_reg() const
  846. {
  847. VERIFY(is_register());
  848. return register_name(reg_fpu());
  849. }
  850. String MemoryOrRegisterReference::to_string_fpu_mem(const Instruction& insn) const
  851. {
  852. VERIFY(!is_register());
  853. return String::formatted("[{}]", to_string(insn));
  854. }
  855. String MemoryOrRegisterReference::to_string_fpu_ax16() const
  856. {
  857. VERIFY(is_register());
  858. return register_name(reg16());
  859. }
  860. String MemoryOrRegisterReference::to_string_fpu16(const Instruction& insn) const
  861. {
  862. if (is_register())
  863. return register_name(reg_fpu());
  864. return String::formatted("word ptr [{}]", to_string(insn));
  865. }
  866. String MemoryOrRegisterReference::to_string_fpu32(const Instruction& insn) const
  867. {
  868. if (is_register())
  869. return register_name(reg_fpu());
  870. return String::formatted("dword ptr [{}]", to_string(insn));
  871. }
  872. String MemoryOrRegisterReference::to_string_fpu64(const Instruction& insn) const
  873. {
  874. if (is_register())
  875. return register_name(reg_fpu());
  876. return String::formatted("qword ptr [{}]", to_string(insn));
  877. }
  878. String MemoryOrRegisterReference::to_string_fpu80(const Instruction& insn) const
  879. {
  880. VERIFY(!is_register());
  881. return String::formatted("tbyte ptr [{}]", to_string(insn));
  882. }
  883. String MemoryOrRegisterReference::to_string_mm(const Instruction& insn) const
  884. {
  885. if (is_register())
  886. return register_name(static_cast<MMXRegisterIndex>(m_register_index));
  887. return String::formatted("[{}]", to_string(insn));
  888. }
  889. String MemoryOrRegisterReference::to_string(const Instruction& insn) const
  890. {
  891. if (insn.a32())
  892. return to_string_a32();
  893. return to_string_a16();
  894. }
  895. String MemoryOrRegisterReference::to_string_a16() const
  896. {
  897. String base;
  898. bool hasDisplacement = false;
  899. switch (m_rm & 7) {
  900. case 0:
  901. base = "bx+si";
  902. break;
  903. case 1:
  904. base = "bx+di";
  905. break;
  906. case 2:
  907. base = "bp+si";
  908. break;
  909. case 3:
  910. base = "bp+di";
  911. break;
  912. case 4:
  913. base = "si";
  914. break;
  915. case 5:
  916. base = "di";
  917. break;
  918. case 7:
  919. base = "bx";
  920. break;
  921. case 6:
  922. if ((m_rm & 0xc0) == 0)
  923. base = String::formatted("{:#04x}", m_displacement16);
  924. else
  925. base = "bp";
  926. break;
  927. }
  928. switch (m_rm & 0xc0) {
  929. case 0x40:
  930. case 0x80:
  931. hasDisplacement = true;
  932. }
  933. if (!hasDisplacement)
  934. return base;
  935. String displacement_string;
  936. if ((i16)m_displacement16 < 0)
  937. displacement_string = String::formatted("-{:#x}", -(i16)m_displacement16);
  938. else
  939. displacement_string = String::formatted("+{:#x}", m_displacement16);
  940. return String::formatted("{}{}", base, displacement_string);
  941. }
  942. static String sib_to_string(u8 rm, u8 sib)
  943. {
  944. String scale;
  945. String index;
  946. String base;
  947. switch (sib & 0xC0) {
  948. case 0x00:;
  949. break;
  950. case 0x40:
  951. scale = "*2";
  952. break;
  953. case 0x80:
  954. scale = "*4";
  955. break;
  956. case 0xC0:
  957. scale = "*8";
  958. break;
  959. }
  960. switch ((sib >> 3) & 0x07) {
  961. case 0:
  962. index = "eax";
  963. break;
  964. case 1:
  965. index = "ecx";
  966. break;
  967. case 2:
  968. index = "edx";
  969. break;
  970. case 3:
  971. index = "ebx";
  972. break;
  973. case 4:
  974. break;
  975. case 5:
  976. index = "ebp";
  977. break;
  978. case 6:
  979. index = "esi";
  980. break;
  981. case 7:
  982. index = "edi";
  983. break;
  984. }
  985. switch (sib & 0x07) {
  986. case 0:
  987. base = "eax";
  988. break;
  989. case 1:
  990. base = "ecx";
  991. break;
  992. case 2:
  993. base = "edx";
  994. break;
  995. case 3:
  996. base = "ebx";
  997. break;
  998. case 4:
  999. base = "esp";
  1000. break;
  1001. case 6:
  1002. base = "esi";
  1003. break;
  1004. case 7:
  1005. base = "edi";
  1006. break;
  1007. default: // 5
  1008. switch ((rm >> 6) & 3) {
  1009. case 1:
  1010. case 2:
  1011. base = "ebp";
  1012. break;
  1013. }
  1014. break;
  1015. }
  1016. StringBuilder builder;
  1017. if (base.is_empty()) {
  1018. builder.append(index);
  1019. builder.append(scale);
  1020. } else {
  1021. builder.append(base);
  1022. if (!base.is_empty() && !index.is_empty())
  1023. builder.append('+');
  1024. builder.append(index);
  1025. builder.append(scale);
  1026. }
  1027. return builder.to_string();
  1028. }
  1029. String MemoryOrRegisterReference::to_string_a32() const
  1030. {
  1031. if (is_register())
  1032. return register_name(static_cast<RegisterIndex32>(m_register_index));
  1033. bool has_displacement = false;
  1034. switch (m_rm & 0xc0) {
  1035. case 0x40:
  1036. case 0x80:
  1037. has_displacement = true;
  1038. }
  1039. if (m_has_sib && (m_sib & 7) == 5)
  1040. has_displacement = true;
  1041. String base;
  1042. switch (m_rm & 7) {
  1043. case 0:
  1044. base = "eax";
  1045. break;
  1046. case 1:
  1047. base = "ecx";
  1048. break;
  1049. case 2:
  1050. base = "edx";
  1051. break;
  1052. case 3:
  1053. base = "ebx";
  1054. break;
  1055. case 6:
  1056. base = "esi";
  1057. break;
  1058. case 7:
  1059. base = "edi";
  1060. break;
  1061. case 5:
  1062. if ((m_rm & 0xc0) == 0)
  1063. base = String::formatted("{:#08x}", m_displacement32);
  1064. else
  1065. base = "ebp";
  1066. break;
  1067. case 4:
  1068. base = sib_to_string(m_rm, m_sib);
  1069. break;
  1070. }
  1071. if (!has_displacement)
  1072. return base;
  1073. String displacement_string;
  1074. if ((i32)m_displacement32 < 0)
  1075. displacement_string = String::formatted("-{:#x}", -(i32)m_displacement32);
  1076. else
  1077. displacement_string = String::formatted("+{:#x}", m_displacement32);
  1078. return String::formatted("{}{}", base, displacement_string);
  1079. }
  1080. static String relative_address(u32 origin, bool x32, i8 imm)
  1081. {
  1082. if (x32)
  1083. return String::formatted("{:#08x}", origin + imm);
  1084. u16 w = origin & 0xffff;
  1085. return String::formatted("{:#04x}", w + imm);
  1086. }
  1087. static String relative_address(u32 origin, bool x32, i32 imm)
  1088. {
  1089. if (x32)
  1090. return String::formatted("{:#08x}", origin + imm);
  1091. u16 w = origin & 0xffff;
  1092. i16 si = imm;
  1093. return String::formatted("{:#04x}", w + si);
  1094. }
  1095. String Instruction::to_string(u32 origin, const SymbolProvider* symbol_provider, bool x32) const
  1096. {
  1097. StringBuilder builder;
  1098. if (has_segment_prefix())
  1099. builder.appendf("%s: ", register_name(segment_prefix().value()));
  1100. if (has_address_size_override_prefix())
  1101. builder.append(m_a32 ? "a32 " : "a16 ");
  1102. if (has_operand_size_override_prefix())
  1103. builder.append(m_o32 ? "o32 " : "o16 ");
  1104. if (has_lock_prefix())
  1105. builder.append("lock ");
  1106. if (has_rep_prefix())
  1107. builder.append(m_rep_prefix == Prefix::REPNZ ? "repnz " : "repz ");
  1108. to_string_internal(builder, origin, symbol_provider, x32);
  1109. return builder.to_string();
  1110. }
  1111. void Instruction::to_string_internal(StringBuilder& builder, u32 origin, const SymbolProvider* symbol_provider, bool x32) const
  1112. {
  1113. if (!m_descriptor) {
  1114. builder.appendf("db %#02x", m_op);
  1115. return;
  1116. }
  1117. String mnemonic = String(m_descriptor->mnemonic).to_lowercase();
  1118. auto append_mnemonic = [&] { builder.append(mnemonic); };
  1119. auto append_mnemonic_space = [&] {
  1120. builder.append(mnemonic);
  1121. builder.append(' ');
  1122. };
  1123. auto formatted_address = [&](FlatPtr origin, bool x32, auto offset) {
  1124. builder.append(relative_address(origin, x32, offset));
  1125. if (symbol_provider) {
  1126. u32 symbol_offset = 0;
  1127. auto symbol = symbol_provider->symbolicate(origin + offset, &symbol_offset);
  1128. builder.append(" <");
  1129. builder.append(symbol);
  1130. if (symbol_offset)
  1131. builder.appendf("+%u", symbol_offset);
  1132. builder.append('>');
  1133. }
  1134. };
  1135. auto append_rm8 = [&] { builder.append(m_modrm.to_string_o8(*this)); };
  1136. auto append_rm16 = [&] { builder.append(m_modrm.to_string_o16(*this)); };
  1137. auto append_rm32 = [&] { builder.append(m_modrm.to_string_o32(*this)); };
  1138. auto append_fpu_reg = [&] { builder.append(m_modrm.to_string_fpu_reg()); };
  1139. auto append_fpu_mem = [&] { builder.append(m_modrm.to_string_fpu_mem(*this)); };
  1140. auto append_fpu_ax16 = [&] { builder.append(m_modrm.to_string_fpu_ax16()); };
  1141. auto append_fpu_rm16 = [&] { builder.append(m_modrm.to_string_fpu16(*this)); };
  1142. auto append_fpu_rm32 = [&] { builder.append(m_modrm.to_string_fpu32(*this)); };
  1143. auto append_fpu_rm64 = [&] { builder.append(m_modrm.to_string_fpu64(*this)); };
  1144. auto append_fpu_rm80 = [&] { builder.append(m_modrm.to_string_fpu80(*this)); };
  1145. auto append_imm8 = [&] { builder.appendf("%#02x", imm8()); };
  1146. auto append_imm8_2 = [&] { builder.appendf("%#02x", imm8_2()); };
  1147. auto append_imm16 = [&] { builder.appendf("%#04x", imm16()); };
  1148. auto append_imm16_1 = [&] { builder.appendf("%#04x", imm16_1()); };
  1149. auto append_imm16_2 = [&] { builder.appendf("%#04x", imm16_2()); };
  1150. auto append_imm32 = [&] { builder.appendf("%#08x", imm32()); };
  1151. auto append_imm32_2 = [&] { builder.appendf("%#08x", imm32_2()); };
  1152. auto append_reg8 = [&] { builder.append(reg8_name()); };
  1153. auto append_reg16 = [&] { builder.append(reg16_name()); };
  1154. auto append_reg32 = [&] { builder.append(reg32_name()); };
  1155. auto append_seg = [&] { builder.append(register_name(segment_register())); };
  1156. auto append_creg = [&] { builder.appendf("cr%u", register_index()); };
  1157. auto append_dreg = [&] { builder.appendf("dr%u", register_index()); };
  1158. auto append_relative_addr = [&] { formatted_address(origin + (m_a32 ? 6 : 4), x32, i32(m_a32 ? imm32() : imm16())); };
  1159. auto append_relative_imm8 = [&] { formatted_address(origin + 2, x32, i8(imm8())); };
  1160. auto append_relative_imm16 = [&] { formatted_address(origin + 3, x32, i16(imm16())); };
  1161. auto append_relative_imm32 = [&] { formatted_address(origin + 5, x32, i32(imm32())); };
  1162. auto append_mm = [&] { builder.appendf("mm%u", register_index()); };
  1163. auto append_mmrm64 = [&] { builder.append(m_modrm.to_string_mm(*this)); };
  1164. auto append = [&](auto& content) { builder.append(content); };
  1165. auto append_moff = [&] {
  1166. builder.append('[');
  1167. if (m_a32) {
  1168. append_imm32();
  1169. } else {
  1170. append_imm16();
  1171. }
  1172. builder.append(']');
  1173. };
  1174. switch (m_descriptor->format) {
  1175. case OP_RM8_imm8:
  1176. append_mnemonic_space();
  1177. append_rm8();
  1178. append(", ");
  1179. append_imm8();
  1180. break;
  1181. case OP_RM16_imm8:
  1182. append_mnemonic_space();
  1183. append_rm16();
  1184. append(", ");
  1185. append_imm8();
  1186. break;
  1187. case OP_RM32_imm8:
  1188. append_mnemonic_space();
  1189. append_rm32();
  1190. append(", ");
  1191. append_imm8();
  1192. break;
  1193. case OP_reg16_RM16_imm8:
  1194. append_mnemonic_space();
  1195. append_reg16();
  1196. append(", ");
  1197. append_rm16();
  1198. append(", ");
  1199. append_imm8();
  1200. break;
  1201. case OP_reg32_RM32_imm8:
  1202. append_mnemonic_space();
  1203. append_reg32();
  1204. append(", ");
  1205. append_rm32();
  1206. append(", ");
  1207. append_imm8();
  1208. break;
  1209. case OP_AL_imm8:
  1210. append_mnemonic_space();
  1211. append("al, ");
  1212. append_imm8();
  1213. break;
  1214. case OP_imm8:
  1215. append_mnemonic_space();
  1216. append_imm8();
  1217. break;
  1218. case OP_reg8_imm8:
  1219. append_mnemonic_space();
  1220. append_reg8();
  1221. append(", ");
  1222. append_imm8();
  1223. break;
  1224. case OP_AX_imm8:
  1225. append_mnemonic_space();
  1226. append("ax, ");
  1227. append_imm8();
  1228. break;
  1229. case OP_EAX_imm8:
  1230. append_mnemonic_space();
  1231. append("eax, ");
  1232. append_imm8();
  1233. break;
  1234. case OP_imm8_AL:
  1235. append_mnemonic_space();
  1236. append_imm8();
  1237. append(", al");
  1238. break;
  1239. case OP_imm8_AX:
  1240. append_mnemonic_space();
  1241. append_imm8();
  1242. append(", ax");
  1243. break;
  1244. case OP_imm8_EAX:
  1245. append_mnemonic_space();
  1246. append_imm8();
  1247. append(", eax");
  1248. break;
  1249. case OP_AX_imm16:
  1250. append_mnemonic_space();
  1251. append("ax, ");
  1252. append_imm16();
  1253. break;
  1254. case OP_imm16:
  1255. append_mnemonic_space();
  1256. append_imm16();
  1257. break;
  1258. case OP_reg16_imm16:
  1259. append_mnemonic_space();
  1260. append_reg16();
  1261. append(", ");
  1262. append_imm16();
  1263. break;
  1264. case OP_reg16_RM16_imm16:
  1265. append_mnemonic_space();
  1266. append_reg16();
  1267. append(", ");
  1268. append_rm16();
  1269. append(", ");
  1270. append_imm16();
  1271. break;
  1272. case OP_reg32_RM32_imm32:
  1273. append_mnemonic_space();
  1274. append_reg32();
  1275. append(", ");
  1276. append_rm32();
  1277. append(", ");
  1278. append_imm32();
  1279. break;
  1280. case OP_imm32:
  1281. append_mnemonic_space();
  1282. append_imm32();
  1283. break;
  1284. case OP_EAX_imm32:
  1285. append_mnemonic_space();
  1286. append("eax, ");
  1287. append_imm32();
  1288. break;
  1289. case OP_CS:
  1290. append_mnemonic_space();
  1291. append("cs");
  1292. break;
  1293. case OP_DS:
  1294. append_mnemonic_space();
  1295. append("ds");
  1296. break;
  1297. case OP_ES:
  1298. append_mnemonic_space();
  1299. append("es");
  1300. break;
  1301. case OP_SS:
  1302. append_mnemonic_space();
  1303. append("ss");
  1304. break;
  1305. case OP_FS:
  1306. append_mnemonic_space();
  1307. append("fs");
  1308. break;
  1309. case OP_GS:
  1310. append_mnemonic_space();
  1311. append("gs");
  1312. break;
  1313. case OP:
  1314. append_mnemonic_space();
  1315. break;
  1316. case OP_reg32:
  1317. append_mnemonic_space();
  1318. append_reg32();
  1319. break;
  1320. case OP_imm16_imm8:
  1321. append_mnemonic_space();
  1322. append_imm16_1();
  1323. append(", ");
  1324. append_imm8_2();
  1325. break;
  1326. case OP_moff8_AL:
  1327. append_mnemonic_space();
  1328. append_moff();
  1329. append(", al");
  1330. break;
  1331. case OP_moff16_AX:
  1332. append_mnemonic_space();
  1333. append_moff();
  1334. append(", ax");
  1335. break;
  1336. case OP_moff32_EAX:
  1337. append_mnemonic_space();
  1338. append_moff();
  1339. append(", eax");
  1340. break;
  1341. case OP_AL_moff8:
  1342. append_mnemonic_space();
  1343. append("al, ");
  1344. append_moff();
  1345. break;
  1346. case OP_AX_moff16:
  1347. append_mnemonic_space();
  1348. append("ax, ");
  1349. append_moff();
  1350. break;
  1351. case OP_EAX_moff32:
  1352. append_mnemonic_space();
  1353. append("eax, ");
  1354. append_moff();
  1355. break;
  1356. case OP_imm16_imm16:
  1357. append_mnemonic_space();
  1358. append_imm16_1();
  1359. append(":");
  1360. append_imm16_2();
  1361. break;
  1362. case OP_imm16_imm32:
  1363. append_mnemonic_space();
  1364. append_imm16_1();
  1365. append(":");
  1366. append_imm32_2();
  1367. break;
  1368. case OP_reg32_imm32:
  1369. append_mnemonic_space();
  1370. append_reg32();
  1371. append(", ");
  1372. append_imm32();
  1373. break;
  1374. case OP_RM8_1:
  1375. append_mnemonic_space();
  1376. append_rm8();
  1377. append(", 0x01");
  1378. break;
  1379. case OP_RM16_1:
  1380. append_mnemonic_space();
  1381. append_rm16();
  1382. append(", 0x01");
  1383. break;
  1384. case OP_RM32_1:
  1385. append_mnemonic_space();
  1386. append_rm32();
  1387. append(", 0x01");
  1388. break;
  1389. case OP_RM8_CL:
  1390. append_mnemonic_space();
  1391. append_rm8();
  1392. append(", cl");
  1393. break;
  1394. case OP_RM16_CL:
  1395. append_mnemonic_space();
  1396. append_rm16();
  1397. append(", cl");
  1398. break;
  1399. case OP_RM32_CL:
  1400. append_mnemonic_space();
  1401. append_rm32();
  1402. append(", cl");
  1403. break;
  1404. case OP_reg16:
  1405. append_mnemonic_space();
  1406. append_reg16();
  1407. break;
  1408. case OP_AX_reg16:
  1409. append_mnemonic_space();
  1410. append("ax, ");
  1411. append_reg16();
  1412. break;
  1413. case OP_EAX_reg32:
  1414. append_mnemonic_space();
  1415. append("eax, ");
  1416. append_reg32();
  1417. break;
  1418. case OP_3:
  1419. append_mnemonic_space();
  1420. append("0x03");
  1421. break;
  1422. case OP_AL_DX:
  1423. append_mnemonic_space();
  1424. append("al, dx");
  1425. break;
  1426. case OP_AX_DX:
  1427. append_mnemonic_space();
  1428. append("ax, dx");
  1429. break;
  1430. case OP_EAX_DX:
  1431. append_mnemonic_space();
  1432. append("eax, dx");
  1433. break;
  1434. case OP_DX_AL:
  1435. append_mnemonic_space();
  1436. append("dx, al");
  1437. break;
  1438. case OP_DX_AX:
  1439. append_mnemonic_space();
  1440. append("dx, ax");
  1441. break;
  1442. case OP_DX_EAX:
  1443. append_mnemonic_space();
  1444. append("dx, eax");
  1445. break;
  1446. case OP_reg8_CL:
  1447. append_mnemonic_space();
  1448. append_reg8();
  1449. append(", cl");
  1450. break;
  1451. case OP_RM8:
  1452. append_mnemonic_space();
  1453. append_rm8();
  1454. break;
  1455. case OP_RM16:
  1456. append_mnemonic_space();
  1457. append_rm16();
  1458. break;
  1459. case OP_RM32:
  1460. append_mnemonic_space();
  1461. append_rm32();
  1462. break;
  1463. case OP_FPU:
  1464. append_mnemonic_space();
  1465. break;
  1466. case OP_FPU_reg:
  1467. append_mnemonic_space();
  1468. append_fpu_reg();
  1469. break;
  1470. case OP_FPU_mem:
  1471. append_mnemonic_space();
  1472. append_fpu_mem();
  1473. break;
  1474. case OP_FPU_AX16:
  1475. append_mnemonic_space();
  1476. append_fpu_ax16();
  1477. break;
  1478. case OP_FPU_RM16:
  1479. append_mnemonic_space();
  1480. append_fpu_rm16();
  1481. break;
  1482. case OP_FPU_RM32:
  1483. append_mnemonic_space();
  1484. append_fpu_rm32();
  1485. break;
  1486. case OP_FPU_RM64:
  1487. append_mnemonic_space();
  1488. append_fpu_rm64();
  1489. break;
  1490. case OP_FPU_M80:
  1491. append_mnemonic_space();
  1492. append_fpu_rm80();
  1493. break;
  1494. case OP_RM8_reg8:
  1495. append_mnemonic_space();
  1496. append_rm8();
  1497. append(", ");
  1498. append_reg8();
  1499. break;
  1500. case OP_RM16_reg16:
  1501. append_mnemonic_space();
  1502. append_rm16();
  1503. append(", ");
  1504. append_reg16();
  1505. break;
  1506. case OP_RM32_reg32:
  1507. append_mnemonic_space();
  1508. append_rm32();
  1509. append(", ");
  1510. append_reg32();
  1511. break;
  1512. case OP_reg8_RM8:
  1513. append_mnemonic_space();
  1514. append_reg8();
  1515. append(", ");
  1516. append_rm8();
  1517. break;
  1518. case OP_reg16_RM16:
  1519. append_mnemonic_space();
  1520. append_reg16();
  1521. append(", ");
  1522. append_rm16();
  1523. break;
  1524. case OP_reg32_RM32:
  1525. append_mnemonic_space();
  1526. append_reg32();
  1527. append(", ");
  1528. append_rm32();
  1529. break;
  1530. case OP_reg32_RM16:
  1531. append_mnemonic_space();
  1532. append_reg32();
  1533. append(", ");
  1534. append_rm16();
  1535. break;
  1536. case OP_reg16_RM8:
  1537. append_mnemonic_space();
  1538. append_reg16();
  1539. append(", ");
  1540. append_rm8();
  1541. break;
  1542. case OP_reg32_RM8:
  1543. append_mnemonic_space();
  1544. append_reg32();
  1545. append(", ");
  1546. append_rm8();
  1547. break;
  1548. case OP_RM16_imm16:
  1549. append_mnemonic_space();
  1550. append_rm16();
  1551. append(", ");
  1552. append_imm16();
  1553. break;
  1554. case OP_RM32_imm32:
  1555. append_mnemonic_space();
  1556. append_rm32();
  1557. append(", ");
  1558. append_imm32();
  1559. break;
  1560. case OP_RM16_seg:
  1561. append_mnemonic_space();
  1562. append_rm16();
  1563. append(", ");
  1564. append_seg();
  1565. break;
  1566. case OP_RM32_seg:
  1567. append_mnemonic_space();
  1568. append_rm32();
  1569. append(", ");
  1570. append_seg();
  1571. break;
  1572. case OP_seg_RM16:
  1573. append_mnemonic_space();
  1574. append_seg();
  1575. append(", ");
  1576. append_rm16();
  1577. break;
  1578. case OP_seg_RM32:
  1579. append_mnemonic_space();
  1580. append_seg();
  1581. append(", ");
  1582. append_rm32();
  1583. break;
  1584. case OP_reg16_mem16:
  1585. append_mnemonic_space();
  1586. append_reg16();
  1587. append(", ");
  1588. append_rm16();
  1589. break;
  1590. case OP_reg32_mem32:
  1591. append_mnemonic_space();
  1592. append_reg32();
  1593. append(", ");
  1594. append_rm32();
  1595. break;
  1596. case OP_FAR_mem16:
  1597. append_mnemonic_space();
  1598. append("far ");
  1599. append_rm16();
  1600. break;
  1601. case OP_FAR_mem32:
  1602. append_mnemonic_space();
  1603. append("far ");
  1604. append_rm32();
  1605. break;
  1606. case OP_reg32_CR:
  1607. append_mnemonic_space();
  1608. builder.append(register_name(static_cast<RegisterIndex32>(rm() & 7)));
  1609. append(", ");
  1610. append_creg();
  1611. break;
  1612. case OP_CR_reg32:
  1613. append_mnemonic_space();
  1614. append_creg();
  1615. append(", ");
  1616. builder.append(register_name(static_cast<RegisterIndex32>(rm() & 7)));
  1617. break;
  1618. case OP_reg32_DR:
  1619. append_mnemonic_space();
  1620. builder.append(register_name(static_cast<RegisterIndex32>(rm() & 7)));
  1621. append(", ");
  1622. append_dreg();
  1623. break;
  1624. case OP_DR_reg32:
  1625. append_mnemonic_space();
  1626. append_dreg();
  1627. append(", ");
  1628. builder.append(register_name(static_cast<RegisterIndex32>(rm() & 7)));
  1629. break;
  1630. case OP_short_imm8:
  1631. append_mnemonic_space();
  1632. append("short ");
  1633. append_relative_imm8();
  1634. break;
  1635. case OP_relimm16:
  1636. append_mnemonic_space();
  1637. append_relative_imm16();
  1638. break;
  1639. case OP_relimm32:
  1640. append_mnemonic_space();
  1641. append_relative_imm32();
  1642. break;
  1643. case OP_NEAR_imm:
  1644. append_mnemonic_space();
  1645. append("near ");
  1646. append_relative_addr();
  1647. break;
  1648. case OP_RM16_reg16_imm8:
  1649. append_mnemonic_space();
  1650. append_rm16();
  1651. append(", ");
  1652. append_reg16();
  1653. append(", ");
  1654. append_imm8();
  1655. break;
  1656. case OP_RM32_reg32_imm8:
  1657. append_mnemonic_space();
  1658. append_rm32();
  1659. append(", ");
  1660. append_reg32();
  1661. append(", ");
  1662. append_imm8();
  1663. break;
  1664. case OP_RM16_reg16_CL:
  1665. append_mnemonic_space();
  1666. append_rm16();
  1667. append(", ");
  1668. append_reg16();
  1669. append(", cl");
  1670. break;
  1671. case OP_RM32_reg32_CL:
  1672. append_mnemonic_space();
  1673. append_rm32();
  1674. append(", ");
  1675. append_reg32();
  1676. append(", cl");
  1677. break;
  1678. case OP_mm1_mm2m64:
  1679. append_mnemonic_space();
  1680. append_mm();
  1681. append(", ");
  1682. append_mmrm64();
  1683. break;
  1684. case OP_mm1m64_mm2:
  1685. append_mnemonic_space();
  1686. append_mm();
  1687. append(", ");
  1688. append_mmrm64();
  1689. break;
  1690. case InstructionPrefix:
  1691. append_mnemonic();
  1692. break;
  1693. case InvalidFormat:
  1694. case MultibyteWithSlash:
  1695. case __BeginFormatsWithRMByte:
  1696. case __EndFormatsWithRMByte:
  1697. builder.append(String::formatted("(!{})", mnemonic));
  1698. break;
  1699. }
  1700. }
  1701. String Instruction::mnemonic() const
  1702. {
  1703. if (!m_descriptor) {
  1704. VERIFY_NOT_REACHED();
  1705. }
  1706. return m_descriptor->mnemonic;
  1707. }
  1708. const char* register_name(SegmentRegister index)
  1709. {
  1710. static constexpr const char* names[] = { "es", "cs", "ss", "ds", "fs", "gs", "segr6", "segr7" };
  1711. return names[(int)index & 7];
  1712. }
  1713. const char* register_name(RegisterIndex8 register_index)
  1714. {
  1715. static constexpr const char* names[] = { "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh" };
  1716. return names[register_index & 7];
  1717. }
  1718. const char* register_name(RegisterIndex16 register_index)
  1719. {
  1720. static constexpr const char* names[] = { "ax", "cx", "dx", "bx", "sp", "bp", "si", "di" };
  1721. return names[register_index & 7];
  1722. }
  1723. const char* register_name(RegisterIndex32 register_index)
  1724. {
  1725. static constexpr const char* names[] = { "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi" };
  1726. return names[register_index & 7];
  1727. }
  1728. const char* register_name(FpuRegisterIndex register_index)
  1729. {
  1730. static constexpr const char* names[] = { "st0", "st1", "st2", "st3", "st4", "st5", "st6", "st7" };
  1731. return names[register_index & 7];
  1732. }
  1733. const char* register_name(MMXRegisterIndex register_index)
  1734. {
  1735. static constexpr const char* names[] = { "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7" };
  1736. return names[register_index & 7];
  1737. }
  1738. }