BMIDEChannel.cpp 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Copyright (c) 2021, Liav A. <liavalb@hotmail.co.il>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <Kernel/Sections.h>
  7. #include <Kernel/Storage/ATA.h>
  8. #include <Kernel/Storage/BMIDEChannel.h>
  9. #include <Kernel/Storage/IDEController.h>
  10. #include <Kernel/WorkQueue.h>
  11. namespace Kernel {
  12. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  13. {
  14. return adopt_ref(*new BMIDEChannel(ide_controller, io_group, type));
  15. }
  16. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  17. {
  18. return adopt_ref(*new BMIDEChannel(ide_controller, irq, io_group, type));
  19. }
  20. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  21. : IDEChannel(controller, io_group, type)
  22. {
  23. initialize();
  24. }
  25. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  26. : IDEChannel(controller, irq, io_group, type)
  27. {
  28. initialize();
  29. }
  30. UNMAP_AFTER_INIT void BMIDEChannel::initialize()
  31. {
  32. VERIFY(m_io_group.bus_master_base().has_value());
  33. // Let's try to set up DMA transfers.
  34. PCI::enable_bus_mastering(m_parent_controller->pci_address());
  35. m_prdt_page = MM.allocate_supervisor_physical_page();
  36. m_dma_buffer_page = MM.allocate_supervisor_physical_page();
  37. if (m_dma_buffer_page.is_null() || m_prdt_page.is_null())
  38. return;
  39. m_prdt_region = MM.allocate_kernel_region(m_prdt_page->paddr(), PAGE_SIZE, "IDE PRDT", Memory::Region::Access::ReadWrite);
  40. m_dma_buffer_region = MM.allocate_kernel_region(m_dma_buffer_page->paddr(), PAGE_SIZE, "IDE DMA region", Memory::Region::Access::ReadWrite);
  41. prdt().end_of_table = 0x8000;
  42. // clear bus master interrupt status
  43. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  44. }
  45. static void print_ide_status(u8 status)
  46. {
  47. dbgln("BMIDEChannel: print_ide_status: DRQ={} BSY={}, DRDY={}, DSC={}, DF={}, CORR={}, IDX={}, ERR={}",
  48. (status & ATA_SR_DRQ) != 0,
  49. (status & ATA_SR_BSY) != 0,
  50. (status & ATA_SR_DRDY) != 0,
  51. (status & ATA_SR_DSC) != 0,
  52. (status & ATA_SR_DF) != 0,
  53. (status & ATA_SR_CORR) != 0,
  54. (status & ATA_SR_IDX) != 0,
  55. (status & ATA_SR_ERR) != 0);
  56. }
  57. bool BMIDEChannel::handle_irq(const RegisterState&)
  58. {
  59. u8 status = m_io_group.io_base().offset(ATA_REG_STATUS).in<u8>();
  60. m_entropy_source.add_random_event(status);
  61. VERIFY(m_io_group.bus_master_base().has_value());
  62. u8 bstatus = m_io_group.bus_master_base().value().offset(2).in<u8>();
  63. if (!(bstatus & 0x4)) {
  64. // interrupt not from this device, ignore
  65. dbgln_if(PATA_DEBUG, "BMIDEChannel: ignore interrupt");
  66. return false;
  67. }
  68. // clear bus master interrupt status
  69. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  70. SpinlockLocker lock(m_request_lock);
  71. dbgln_if(PATA_DEBUG, "BMIDEChannel: interrupt: DRQ={}, BSY={}, DRDY={}",
  72. (status & ATA_SR_DRQ) != 0,
  73. (status & ATA_SR_BSY) != 0,
  74. (status & ATA_SR_DRDY) != 0);
  75. if (!m_current_request) {
  76. dbgln("BMIDEChannel: IRQ but no pending request!");
  77. return false;
  78. }
  79. if (status & ATA_SR_ERR) {
  80. print_ide_status(status);
  81. m_device_error = m_io_group.io_base().offset(ATA_REG_ERROR).in<u8>();
  82. dbgln("BMIDEChannel: Error {:#02x}!", (u8)m_device_error);
  83. try_disambiguate_error();
  84. complete_current_request(AsyncDeviceRequest::Failure);
  85. return true;
  86. }
  87. m_device_error = 0;
  88. complete_current_request(AsyncDeviceRequest::Success);
  89. return true;
  90. }
  91. void BMIDEChannel::complete_current_request(AsyncDeviceRequest::RequestResult result)
  92. {
  93. // NOTE: this may be called from the interrupt handler!
  94. VERIFY(m_current_request);
  95. VERIFY(m_request_lock.is_locked());
  96. // Now schedule reading back the buffer as soon as we leave the irq handler.
  97. // This is important so that we can safely write the buffer back,
  98. // which could cause page faults. Note that this may be called immediately
  99. // before Processor::deferred_call_queue returns!
  100. g_io_work->queue([this, result]() {
  101. dbgln_if(PATA_DEBUG, "BMIDEChannel::complete_current_request result: {}", (int)result);
  102. SpinlockLocker lock(m_request_lock);
  103. VERIFY(m_current_request);
  104. auto current_request = m_current_request;
  105. m_current_request.clear();
  106. if (result == AsyncDeviceRequest::Success) {
  107. if (current_request->request_type() == AsyncBlockDeviceRequest::Read) {
  108. if (!current_request->write_to_buffer(current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * current_request->block_count())) {
  109. lock.unlock();
  110. current_request->complete(AsyncDeviceRequest::MemoryFault);
  111. return;
  112. }
  113. }
  114. // I read somewhere that this may trigger a cache flush so let's do it.
  115. VERIFY(m_io_group.bus_master_base().has_value());
  116. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  117. }
  118. lock.unlock();
  119. current_request->complete(result);
  120. });
  121. }
  122. void BMIDEChannel::ata_write_sectors(bool slave_request, u16 capabilities)
  123. {
  124. VERIFY(m_lock.is_locked());
  125. VERIFY(!m_current_request.is_null());
  126. VERIFY(m_current_request->block_count() <= 256);
  127. SpinlockLocker m_lock(m_request_lock);
  128. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_write_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  129. prdt().offset = m_dma_buffer_page->paddr().get();
  130. prdt().size = 512 * m_current_request->block_count();
  131. if (!m_current_request->read_from_buffer(m_current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * m_current_request->block_count())) {
  132. complete_current_request(AsyncDeviceRequest::MemoryFault);
  133. return;
  134. }
  135. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  136. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  137. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  138. IO::delay(10);
  139. VERIFY(prdt().size <= PAGE_SIZE);
  140. VERIFY(m_io_group.bus_master_base().has_value());
  141. // Stop bus master
  142. m_io_group.bus_master_base().value().out<u8>(0);
  143. // Write the PRDT location
  144. m_io_group.bus_master_base().value().offset(4).out<u32>(m_prdt_page->paddr().get());
  145. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  146. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  147. ata_access(Direction::Write, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  148. // Start bus master
  149. m_io_group.bus_master_base().value().out<u8>(0x1);
  150. }
  151. void BMIDEChannel::send_ata_io_command(LBAMode lba_mode, Direction direction) const
  152. {
  153. if (lba_mode != LBAMode::FortyEightBit) {
  154. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA : ATA_CMD_WRITE_DMA);
  155. } else {
  156. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA_EXT : ATA_CMD_WRITE_DMA_EXT);
  157. }
  158. }
  159. void BMIDEChannel::ata_read_sectors(bool slave_request, u16 capabilities)
  160. {
  161. VERIFY(m_lock.is_locked());
  162. VERIFY(!m_current_request.is_null());
  163. VERIFY(m_current_request->block_count() <= 256);
  164. SpinlockLocker m_lock(m_request_lock);
  165. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_read_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  166. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  167. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  168. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  169. IO::delay(10);
  170. prdt().offset = m_dma_buffer_page->paddr().get();
  171. prdt().size = 512 * m_current_request->block_count();
  172. VERIFY(prdt().size <= PAGE_SIZE);
  173. VERIFY(m_io_group.bus_master_base().has_value());
  174. // Stop bus master
  175. m_io_group.bus_master_base().value().out<u8>(0);
  176. // Write the PRDT location
  177. m_io_group.bus_master_base().value().offset(4).out<u32>(m_prdt_page->paddr().get());
  178. // Set transfer direction
  179. m_io_group.bus_master_base().value().out<u8>(0x8);
  180. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  181. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  182. ata_access(Direction::Read, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  183. // Start bus master
  184. m_io_group.bus_master_base().value().out<u8>(0x9);
  185. }
  186. }