BMIDEChannel.cpp 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Copyright (c) 2021, Liav A. <liavalb@hotmail.co.il>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <Kernel/Storage/ATA.h>
  7. #include <Kernel/Storage/BMIDEChannel.h>
  8. #include <Kernel/Storage/IDEController.h>
  9. #include <Kernel/WorkQueue.h>
  10. namespace Kernel {
  11. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  12. {
  13. return adopt_ref(*new BMIDEChannel(ide_controller, io_group, type));
  14. }
  15. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  16. {
  17. return adopt_ref(*new BMIDEChannel(ide_controller, irq, io_group, type));
  18. }
  19. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  20. : IDEChannel(controller, io_group, type)
  21. {
  22. initialize();
  23. }
  24. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  25. : IDEChannel(controller, irq, io_group, type)
  26. {
  27. initialize();
  28. }
  29. UNMAP_AFTER_INIT void BMIDEChannel::initialize()
  30. {
  31. VERIFY(m_io_group.bus_master_base().has_value());
  32. // Let's try to set up DMA transfers.
  33. PCI::enable_bus_mastering(m_parent_controller->pci_address());
  34. m_prdt_page = MM.allocate_supervisor_physical_page();
  35. m_dma_buffer_page = MM.allocate_supervisor_physical_page();
  36. if (m_dma_buffer_page.is_null() || m_prdt_page.is_null())
  37. return;
  38. m_prdt_region = MM.allocate_kernel_region(m_prdt_page->paddr(), PAGE_SIZE, "IDE PRDT", Region::Access::Read | Region::Access::Write);
  39. m_dma_buffer_region = MM.allocate_kernel_region(m_dma_buffer_page->paddr(), PAGE_SIZE, "IDE DMA region", Region::Access::Read | Region::Access::Write);
  40. prdt().end_of_table = 0x8000;
  41. // clear bus master interrupt status
  42. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  43. }
  44. static void print_ide_status(u8 status)
  45. {
  46. dbgln("BMIDEChannel: print_ide_status: DRQ={} BSY={}, DRDY={}, DSC={}, DF={}, CORR={}, IDX={}, ERR={}",
  47. (status & ATA_SR_DRQ) != 0,
  48. (status & ATA_SR_BSY) != 0,
  49. (status & ATA_SR_DRDY) != 0,
  50. (status & ATA_SR_DSC) != 0,
  51. (status & ATA_SR_DF) != 0,
  52. (status & ATA_SR_CORR) != 0,
  53. (status & ATA_SR_IDX) != 0,
  54. (status & ATA_SR_ERR) != 0);
  55. }
  56. void BMIDEChannel::handle_irq(const RegisterState&)
  57. {
  58. u8 status = m_io_group.io_base().offset(ATA_REG_STATUS).in<u8>();
  59. m_entropy_source.add_random_event(status);
  60. VERIFY(m_io_group.bus_master_base().has_value());
  61. u8 bstatus = m_io_group.bus_master_base().value().offset(2).in<u8>();
  62. if (!(bstatus & 0x4)) {
  63. // interrupt not from this device, ignore
  64. dbgln_if(PATA_DEBUG, "BMIDEChannel: ignore interrupt");
  65. return;
  66. }
  67. // clear bus master interrupt status
  68. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  69. ScopedSpinLock lock(m_request_lock);
  70. dbgln_if(PATA_DEBUG, "BMIDEChannel: interrupt: DRQ={}, BSY={}, DRDY={}",
  71. (status & ATA_SR_DRQ) != 0,
  72. (status & ATA_SR_BSY) != 0,
  73. (status & ATA_SR_DRDY) != 0);
  74. if (!m_current_request) {
  75. dbgln("BMIDEChannel: IRQ but no pending request!");
  76. return;
  77. }
  78. if (status & ATA_SR_ERR) {
  79. print_ide_status(status);
  80. m_device_error = m_io_group.io_base().offset(ATA_REG_ERROR).in<u8>();
  81. dbgln("BMIDEChannel: Error {:#02x}!", (u8)m_device_error);
  82. try_disambiguate_error();
  83. complete_current_request(AsyncDeviceRequest::Failure);
  84. return;
  85. }
  86. m_device_error = 0;
  87. complete_current_request(AsyncDeviceRequest::Success);
  88. }
  89. void BMIDEChannel::complete_current_request(AsyncDeviceRequest::RequestResult result)
  90. {
  91. // NOTE: this may be called from the interrupt handler!
  92. VERIFY(m_current_request);
  93. VERIFY(m_request_lock.is_locked());
  94. // Now schedule reading back the buffer as soon as we leave the irq handler.
  95. // This is important so that we can safely write the buffer back,
  96. // which could cause page faults. Note that this may be called immediately
  97. // before Processor::deferred_call_queue returns!
  98. g_io_work->queue([this, result]() {
  99. dbgln_if(PATA_DEBUG, "BMIDEChannel::complete_current_request result: {}", (int)result);
  100. ScopedSpinLock lock(m_request_lock);
  101. VERIFY(m_current_request);
  102. auto current_request = m_current_request;
  103. m_current_request.clear();
  104. if (result == AsyncDeviceRequest::Success) {
  105. if (current_request->request_type() == AsyncBlockDeviceRequest::Read) {
  106. if (!current_request->write_to_buffer(current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * current_request->block_count())) {
  107. lock.unlock();
  108. current_request->complete(AsyncDeviceRequest::MemoryFault);
  109. return;
  110. }
  111. }
  112. // I read somewhere that this may trigger a cache flush so let's do it.
  113. VERIFY(m_io_group.bus_master_base().has_value());
  114. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  115. }
  116. lock.unlock();
  117. current_request->complete(result);
  118. });
  119. }
  120. void BMIDEChannel::ata_write_sectors(bool slave_request, u16 capabilities)
  121. {
  122. VERIFY(m_lock.is_locked());
  123. VERIFY(!m_current_request.is_null());
  124. VERIFY(m_current_request->block_count() <= 256);
  125. ScopedSpinLock m_lock(m_request_lock);
  126. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_write_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  127. prdt().offset = m_dma_buffer_page->paddr().get();
  128. prdt().size = 512 * m_current_request->block_count();
  129. if (!m_current_request->read_from_buffer(m_current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * m_current_request->block_count())) {
  130. complete_current_request(AsyncDeviceRequest::MemoryFault);
  131. return;
  132. }
  133. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  134. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  135. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  136. IO::delay(10);
  137. VERIFY(prdt().size <= PAGE_SIZE);
  138. VERIFY(m_io_group.bus_master_base().has_value());
  139. // Stop bus master
  140. m_io_group.bus_master_base().value().out<u8>(0);
  141. // Write the PRDT location
  142. m_io_group.bus_master_base().value().offset(4).out<u32>(m_prdt_page->paddr().get());
  143. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  144. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  145. ata_access(Direction::Write, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  146. // Start bus master
  147. m_io_group.bus_master_base().value().out<u8>(0x1);
  148. }
  149. void BMIDEChannel::send_ata_io_command(LBAMode lba_mode, Direction direction) const
  150. {
  151. if (lba_mode != LBAMode::FortyEightBit) {
  152. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA : ATA_CMD_WRITE_DMA);
  153. } else {
  154. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA_EXT : ATA_CMD_WRITE_DMA_EXT);
  155. }
  156. }
  157. void BMIDEChannel::ata_read_sectors(bool slave_request, u16 capabilities)
  158. {
  159. VERIFY(m_lock.is_locked());
  160. VERIFY(!m_current_request.is_null());
  161. VERIFY(m_current_request->block_count() <= 256);
  162. ScopedSpinLock m_lock(m_request_lock);
  163. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_read_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  164. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  165. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  166. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  167. IO::delay(10);
  168. prdt().offset = m_dma_buffer_page->paddr().get();
  169. prdt().size = 512 * m_current_request->block_count();
  170. VERIFY(prdt().size <= PAGE_SIZE);
  171. VERIFY(m_io_group.bus_master_base().has_value());
  172. // Stop bus master
  173. m_io_group.bus_master_base().value().out<u8>(0);
  174. // Write the PRDT location
  175. m_io_group.bus_master_base().value().offset(4).out(m_prdt_page->paddr().get());
  176. // Set transfer direction
  177. m_io_group.bus_master_base().value().out<u8>(0x8);
  178. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  179. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  180. ata_access(Direction::Read, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  181. // Start bus master
  182. m_io_group.bus_master_base().value().out<u8>(0x9);
  183. }
  184. }