AHCIController.cpp 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*
  2. * Copyright (c) 2021, Liav A. <liavalb@hotmail.co.il>
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. *
  8. * 1. Redistributions of source code must retain the above copyright notice, this
  9. * list of conditions and the following disclaimer.
  10. *
  11. * 2. Redistributions in binary form must reproduce the above copyright notice,
  12. * this list of conditions and the following disclaimer in the documentation
  13. * and/or other materials provided with the distribution.
  14. *
  15. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  16. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  17. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  19. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  20. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  22. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  23. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  24. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. */
  26. #include <AK/Atomic.h>
  27. #include <AK/OwnPtr.h>
  28. #include <AK/RefPtr.h>
  29. #include <AK/Types.h>
  30. #include <Kernel/CommandLine.h>
  31. #include <Kernel/Storage/AHCIController.h>
  32. #include <Kernel/Storage/SATADiskDevice.h>
  33. #include <Kernel/VM/MemoryManager.h>
  34. namespace Kernel {
  35. NonnullRefPtr<AHCIController> AHCIController::initialize(PCI::Address address)
  36. {
  37. return adopt(*new AHCIController(address));
  38. }
  39. bool AHCIController::reset()
  40. {
  41. hba().control_regs.ghc = 1;
  42. dbgln_if(AHCI_DEBUG, "{}: AHCI Controller reset", pci_address());
  43. full_memory_barrier();
  44. size_t retry = 0;
  45. while (true) {
  46. if (retry > 1000)
  47. return false;
  48. if (!(hba().control_regs.ghc & 1))
  49. break;
  50. IO::delay(1000);
  51. retry++;
  52. }
  53. // The HBA is locked or hung if we waited more than 1 second!
  54. return true;
  55. }
  56. bool AHCIController::shutdown()
  57. {
  58. TODO();
  59. }
  60. size_t AHCIController::devices_count() const
  61. {
  62. size_t count = 0;
  63. for (auto& port_handler : m_handlers) {
  64. port_handler.enumerate_ports([&](const AHCIPort& port) {
  65. if (port.connected_device())
  66. count++;
  67. });
  68. }
  69. return count;
  70. }
  71. void AHCIController::start_request(const StorageDevice&, AsyncBlockDeviceRequest&)
  72. {
  73. VERIFY_NOT_REACHED();
  74. }
  75. void AHCIController::complete_current_request(AsyncDeviceRequest::RequestResult)
  76. {
  77. VERIFY_NOT_REACHED();
  78. }
  79. volatile AHCI::PortRegisters& AHCIController::port(size_t port_number) const
  80. {
  81. VERIFY(port_number < (size_t)AHCI::Limits::MaxPorts);
  82. return static_cast<volatile AHCI::PortRegisters&>(hba().port_regs[port_number]);
  83. }
  84. volatile AHCI::HBA& AHCIController::hba() const
  85. {
  86. return static_cast<volatile AHCI::HBA&>(*(volatile AHCI::HBA*)(m_hba_region->vaddr().as_ptr()));
  87. }
  88. AHCIController::AHCIController(PCI::Address address)
  89. : StorageController()
  90. , PCI::DeviceController(address)
  91. , m_hba_region(hba_region())
  92. , m_capabilities(capabilities())
  93. {
  94. initialize();
  95. }
  96. AHCI::HBADefinedCapabilities AHCIController::capabilities() const
  97. {
  98. u32 capabilities = hba().control_regs.cap;
  99. u32 extended_capabilities = hba().control_regs.cap2;
  100. dbgln_if(AHCI_DEBUG, "{}: AHCI Controller Capabilities = 0x{:08x}, Extended Capabilities = 0x{:08x}", pci_address(), capabilities, extended_capabilities);
  101. return (AHCI::HBADefinedCapabilities) {
  102. (capabilities & 0b11111) + 1,
  103. ((capabilities >> 8) & 0b11111) + 1,
  104. (u8)((capabilities >> 20) & 0b1111),
  105. (capabilities & (u32)(AHCI::HBACapabilities::SXS)) != 0,
  106. (capabilities & (u32)(AHCI::HBACapabilities::EMS)) != 0,
  107. (capabilities & (u32)(AHCI::HBACapabilities::CCCS)) != 0,
  108. (capabilities & (u32)(AHCI::HBACapabilities::PSC)) != 0,
  109. (capabilities & (u32)(AHCI::HBACapabilities::SSC)) != 0,
  110. (capabilities & (u32)(AHCI::HBACapabilities::PMD)) != 0,
  111. (capabilities & (u32)(AHCI::HBACapabilities::FBSS)) != 0,
  112. (capabilities & (u32)(AHCI::HBACapabilities::SPM)) != 0,
  113. (capabilities & (u32)(AHCI::HBACapabilities::SAM)) != 0,
  114. (capabilities & (u32)(AHCI::HBACapabilities::SCLO)) != 0,
  115. (capabilities & (u32)(AHCI::HBACapabilities::SAL)) != 0,
  116. (capabilities & (u32)(AHCI::HBACapabilities::SALP)) != 0,
  117. (capabilities & (u32)(AHCI::HBACapabilities::SSS)) != 0,
  118. (capabilities & (u32)(AHCI::HBACapabilities::SMPS)) != 0,
  119. (capabilities & (u32)(AHCI::HBACapabilities::SSNTF)) != 0,
  120. (capabilities & (u32)(AHCI::HBACapabilities::SNCQ)) != 0,
  121. (capabilities & (u32)(AHCI::HBACapabilities::S64A)) != 0,
  122. (capabilities & (u32)(AHCI::HBACapabilitiesExtended::BOH)) != 0,
  123. (capabilities & (u32)(AHCI::HBACapabilitiesExtended::NVMP)) != 0,
  124. (extended_capabilities & (u32)(AHCI::HBACapabilitiesExtended::APST)) != 0,
  125. (extended_capabilities & (u32)(AHCI::HBACapabilitiesExtended::SDS)) != 0,
  126. (extended_capabilities & (u32)(AHCI::HBACapabilitiesExtended::SADM)) != 0,
  127. (extended_capabilities & (u32)(AHCI::HBACapabilitiesExtended::DESO)) != 0
  128. };
  129. }
  130. NonnullOwnPtr<Region> AHCIController::hba_region() const
  131. {
  132. auto region = MM.allocate_kernel_region(PhysicalAddress(PCI::get_BAR5(pci_address())).page_base(), page_round_up(sizeof(AHCI::HBA)), "AHCI HBA", Region::Access::Read | Region::Access::Write);
  133. return region.release_nonnull();
  134. }
  135. AHCIController::~AHCIController()
  136. {
  137. }
  138. void AHCIController::initialize()
  139. {
  140. if (kernel_command_line().ahci_reset_mode() != AHCIResetMode::None) {
  141. if (!reset()) {
  142. dmesgln("{}: AHCI controller reset failed", pci_address());
  143. return;
  144. }
  145. dmesgln("{}: AHCI controller reset", pci_address());
  146. }
  147. dbgln("{}: AHCI command list entries count - {}", pci_address(), hba_capabilities().max_command_list_entries_count);
  148. u32 version = hba().control_regs.version;
  149. dbgln_if(AHCI_DEBUG, "{}: AHCI Controller Version = 0x{:08x}", pci_address(), version);
  150. hba().control_regs.ghc = 0x80000000; // Ensure that HBA knows we are AHCI aware.
  151. PCI::enable_interrupt_line(pci_address());
  152. PCI::enable_bus_mastering(pci_address());
  153. enable_global_interrupts();
  154. m_handlers.append(AHCIPortHandler::create(*this, PCI::get_interrupt_line(pci_address()),
  155. AHCI::MaskedBitField((volatile u32&)(hba().control_regs.pi))));
  156. }
  157. void AHCIController::disable_global_interrupts() const
  158. {
  159. hba().control_regs.ghc = hba().control_regs.ghc & 0xfffffffd;
  160. }
  161. void AHCIController::enable_global_interrupts() const
  162. {
  163. hba().control_regs.ghc = hba().control_regs.ghc | (1 << 1);
  164. }
  165. RefPtr<StorageDevice> AHCIController::device_by_port(u32 port_index) const
  166. {
  167. for (auto& port_handler : m_handlers) {
  168. if (!port_handler.is_responsible_for_port_index(port_index))
  169. continue;
  170. auto port = port_handler.port_at_index(port_index);
  171. if (!port)
  172. return nullptr;
  173. return port->connected_device();
  174. }
  175. return nullptr;
  176. }
  177. RefPtr<StorageDevice> AHCIController::device(u32 index) const
  178. {
  179. NonnullRefPtrVector<StorageDevice> connected_devices;
  180. for (size_t index = 0; index < (size_t)(hba().control_regs.cap & 0x1F); index++) {
  181. auto checked_device = device_by_port(index);
  182. if (checked_device.is_null())
  183. continue;
  184. connected_devices.append(checked_device.release_nonnull());
  185. }
  186. if (index >= connected_devices.size())
  187. return nullptr;
  188. return connected_devices[index];
  189. }
  190. }