AnalogDisplayTranscoder.cpp 5.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * Copyright (c) 2022, Liav A. <liavalb@hotmail.co.il>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <Kernel/Arch/Delay.h>
  7. #include <Kernel/Graphics/Intel/Transcoder/AnalogDisplayTranscoder.h>
  8. #include <Kernel/Memory/PhysicalAddress.h>
  9. namespace Kernel {
  10. ErrorOr<NonnullOwnPtr<IntelAnalogDisplayTranscoder>> IntelAnalogDisplayTranscoder::create_with_physical_addresses(PhysicalAddress transcoder_registers_start_address,
  11. PhysicalAddress pipe_registers_start_address, PhysicalAddress dpll_registers_start_address, PhysicalAddress dpll_multiplier_register_start_address)
  12. {
  13. auto transcoder_registers_mapping = TRY(Memory::map_typed<TranscoderRegisters volatile>(transcoder_registers_start_address, sizeof(IntelDisplayTranscoder::TranscoderRegisters), Memory::Region::Access::ReadWrite));
  14. auto pipe_registers_mapping = TRY(Memory::map_typed<PipeRegisters volatile>(pipe_registers_start_address, sizeof(IntelDisplayTranscoder::PipeRegisters), Memory::Region::Access::ReadWrite));
  15. auto dpll_registers_mapping = TRY(Memory::map_typed<DPLLRegisters volatile>(dpll_registers_start_address, sizeof(DPLLRegisters), Memory::Region::Access::ReadWrite));
  16. auto dpll_control_mapping = TRY(Memory::map_typed<DPLLControlRegisters volatile>(dpll_multiplier_register_start_address, sizeof(DPLLControlRegisters), Memory::Region::Access::ReadWrite));
  17. return adopt_nonnull_own_or_enomem(new (nothrow) IntelAnalogDisplayTranscoder(move(transcoder_registers_mapping), move(pipe_registers_mapping), move(dpll_registers_mapping), move(dpll_control_mapping)));
  18. }
  19. IntelAnalogDisplayTranscoder::IntelAnalogDisplayTranscoder(Memory::TypedMapping<TranscoderRegisters volatile> transcoder_registers_mapping,
  20. Memory::TypedMapping<PipeRegisters volatile> pipe_registers_mapping, Memory::TypedMapping<DPLLRegisters volatile> dpll_registers_mapping, Memory::TypedMapping<DPLLControlRegisters volatile> dpll_control_registers)
  21. : IntelDisplayTranscoder(move(transcoder_registers_mapping), move(pipe_registers_mapping))
  22. , m_dpll_registers(move(dpll_registers_mapping))
  23. , m_dpll_control_registers(move(dpll_control_registers))
  24. {
  25. }
  26. ErrorOr<void> IntelAnalogDisplayTranscoder::set_dpll_settings(Badge<IntelDisplayConnectorGroup>, IntelGraphics::PLLSettings const& settings, size_t dac_multiplier)
  27. {
  28. SpinlockLocker locker(m_access_lock);
  29. u32 value = (settings.m2 - 2) | ((settings.m1 - 2) << 8) | ((settings.n - 2) << 16);
  30. m_dpll_registers->divisor_a0 = value;
  31. m_dpll_registers->divisor_a1 = value;
  32. m_shadow_registers.dpll_divisor_a0 = value;
  33. m_shadow_registers.dpll_divisor_a1 = value;
  34. // Note: We don't set the DAC multiplier now but reserve it for later usage (e.g. when enabling the DPLL)
  35. m_shadow_registers.dpll_reserved_dac_multiplier = dac_multiplier;
  36. // Note: We don't set the DPLL P1 now but reserve it for later usage (e.g. when enabling the DPLL)
  37. m_shadow_registers.dpll_p1 = settings.p1;
  38. return {};
  39. }
  40. ErrorOr<void> IntelAnalogDisplayTranscoder::enable_dpll_without_vga(Badge<IntelDisplayConnectorGroup>)
  41. {
  42. SpinlockLocker locker(m_access_lock);
  43. // Explanation for Gen4 DPLL control bits:
  44. // 1. 0b0110 in bits 9 to 12 - use clock phase 6 (Default)
  45. // 2. bits 24,25 - set to 0b00 to ensure FPA0/FPA1 (DPLL A Divisor 0, 1) divide by 10 (used for DAC modes under 270 MHz)
  46. // 3. bit 26 - set to 0b1 to ensure mode select to DAC mode
  47. // 4. bit 28 - set to 0b1 to disable VGA mode
  48. // 5. bit 31 - enable DPLL VCO (DPLL enabled and operational)
  49. u32 control_value = (6 << 9) | (m_shadow_registers.dpll_p1) << 16 | (1 << 26) | (1 << 28) | (1 << 31);
  50. m_dpll_control_registers->control = control_value;
  51. m_shadow_registers.dpll_control = control_value;
  52. // Explanation for Gen4 DPLL multiplier bits:
  53. // 1. 0b0110 in bits 9 to 12 - use clock phase 6 (Default)
  54. // 2. bits 24,25 - set to 0b00 to ensure FPA0/FPA1 (DPLL A Divisor 0, 1) divide by 10 (used for DAC modes under 270 MHz)
  55. // 3. bit 26 - set to 0b1 to ensure mode select to DAC mode
  56. // 4. bit 28 - set to 0b1 to disable VGA mode
  57. // 5. bit 31 - enable DPLL VCO (DPLL enabled and operational)
  58. u32 dac_multiplier_value = (m_shadow_registers.dpll_reserved_dac_multiplier - 1) | ((m_shadow_registers.dpll_reserved_dac_multiplier - 1) << 8);
  59. m_dpll_control_registers->multiplier = dac_multiplier_value;
  60. m_shadow_registers.dpll_raw_dac_multiplier = dac_multiplier_value;
  61. // The specification says we should wait (at least) about 150 microseconds
  62. // after enabling the DPLL to allow the clock to stabilize
  63. microseconds_delay(200);
  64. for (size_t milliseconds_elapsed = 0; milliseconds_elapsed < 5; milliseconds_elapsed++) {
  65. u32 control_value = m_dpll_control_registers->control;
  66. if (control_value & (1 << 31))
  67. return {};
  68. }
  69. return Error::from_errno(EBUSY);
  70. }
  71. ErrorOr<void> IntelAnalogDisplayTranscoder::disable_dpll(Badge<IntelDisplayConnectorGroup>)
  72. {
  73. SpinlockLocker locker(m_access_lock);
  74. m_dpll_control_registers->control = 0;
  75. m_shadow_registers.dpll_control = 0;
  76. return {};
  77. }
  78. }