PIC.cpp 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright (c) 2018-2020, Andreas Kling <kling@serenityos.org>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <AK/Assertions.h>
  7. #include <AK/Types.h>
  8. #include <Kernel/Arch/InterruptDisabler.h>
  9. #include <Kernel/Arch/x86/IO.h>
  10. #include <Kernel/Interrupts/GenericInterruptHandler.h>
  11. #include <Kernel/Interrupts/PIC.h>
  12. #include <Kernel/Sections.h>
  13. namespace Kernel {
  14. // The slave 8259 is connected to the master's IRQ2 line.
  15. // This is really only to enhance clarity.
  16. #define SLAVE_INDEX 2
  17. #define PIC0_CTL 0x20
  18. #define PIC0_CMD 0x21
  19. #define PIC1_CTL 0xA0
  20. #define PIC1_CMD 0xA1
  21. #define ICW1_ICW4 0x01 // ICW4 (not) needed
  22. #define ICW1_SINGLE 0x02 // Single (cascade) mode
  23. #define ICW1_INTERVAL4 0x04 // Call address interval 4 (8)
  24. #define ICW1_LEVEL 0x08 // Level triggered (edge) mode
  25. #define ICW1_INIT 0x10 // Initialization - required
  26. #define ICW4_8086 0x01 // 8086/88 (MCS-80/85) mode
  27. #define ICW4_AUTO 0x02 // Auto (normal) EOI
  28. #define ICW4_BUF_SLAVE 0x08 // Buffered mode/slave
  29. #define ICW4_BUF_MASTER 0x0C // Buffered mode/master
  30. #define ICW4_SFNM 0x10 // Special fully nested (not)
  31. bool inline static is_all_masked(u16 reg)
  32. {
  33. return reg == 0xFFFF;
  34. }
  35. bool PIC::is_enabled() const
  36. {
  37. return !is_all_masked(m_cached_irq_mask) && !is_hard_disabled();
  38. }
  39. void PIC::disable(GenericInterruptHandler const& handler)
  40. {
  41. InterruptDisabler disabler;
  42. VERIFY(!is_hard_disabled());
  43. VERIFY(handler.interrupt_number() >= gsi_base() && handler.interrupt_number() < interrupt_vectors_count());
  44. u8 irq = handler.interrupt_number();
  45. if (m_cached_irq_mask & (1 << irq))
  46. return;
  47. u8 imr;
  48. if (irq & 8) {
  49. imr = IO::in8(PIC1_CMD);
  50. imr |= 1 << (irq & 7);
  51. IO::out8(PIC1_CMD, imr);
  52. } else {
  53. imr = IO::in8(PIC0_CMD);
  54. imr |= 1 << irq;
  55. IO::out8(PIC0_CMD, imr);
  56. }
  57. m_cached_irq_mask |= 1 << irq;
  58. }
  59. UNMAP_AFTER_INIT PIC::PIC()
  60. {
  61. initialize();
  62. }
  63. void PIC::spurious_eoi(GenericInterruptHandler const& handler) const
  64. {
  65. VERIFY(handler.type() == HandlerType::SpuriousInterruptHandler);
  66. if (handler.interrupt_number() == 7)
  67. return;
  68. if (handler.interrupt_number() == 15) {
  69. IO::in8(PIC1_CMD); /* dummy read */
  70. IO::out8(PIC0_CTL, 0x60 | (2));
  71. }
  72. }
  73. bool PIC::is_vector_enabled(u8 irq) const
  74. {
  75. return m_cached_irq_mask & (1 << irq);
  76. }
  77. void PIC::enable(GenericInterruptHandler const& handler)
  78. {
  79. InterruptDisabler disabler;
  80. VERIFY(!is_hard_disabled());
  81. VERIFY(handler.interrupt_number() >= gsi_base() && handler.interrupt_number() < interrupt_vectors_count());
  82. enable_vector(handler.interrupt_number());
  83. }
  84. void PIC::enable_vector(u8 irq)
  85. {
  86. InterruptDisabler disabler;
  87. VERIFY(!is_hard_disabled());
  88. if (!(m_cached_irq_mask & (1 << irq)))
  89. return;
  90. u8 imr;
  91. if (irq & 8) {
  92. imr = IO::in8(PIC1_CMD);
  93. imr &= ~(1 << (irq & 7));
  94. IO::out8(PIC1_CMD, imr);
  95. } else {
  96. imr = IO::in8(PIC0_CMD);
  97. imr &= ~(1 << irq);
  98. IO::out8(PIC0_CMD, imr);
  99. }
  100. m_cached_irq_mask &= ~(1 << irq);
  101. }
  102. void PIC::eoi(GenericInterruptHandler const& handler) const
  103. {
  104. InterruptDisabler disabler;
  105. VERIFY(!is_hard_disabled());
  106. u8 irq = handler.interrupt_number();
  107. VERIFY(irq >= gsi_base() && irq < interrupt_vectors_count());
  108. if ((1 << irq) & m_cached_irq_mask) {
  109. spurious_eoi(handler);
  110. return;
  111. }
  112. eoi_interrupt(irq);
  113. }
  114. void PIC::eoi_interrupt(u8 irq) const
  115. {
  116. if (irq & 8) {
  117. IO::in8(PIC1_CMD); /* dummy read */
  118. IO::out8(PIC1_CTL, 0x60 | (irq & 7));
  119. IO::out8(PIC0_CTL, 0x60 | (2));
  120. return;
  121. }
  122. IO::in8(PIC0_CMD); /* dummy read */
  123. IO::out8(PIC0_CTL, 0x60 | irq);
  124. }
  125. void PIC::complete_eoi() const
  126. {
  127. IO::out8(PIC1_CTL, 0x20);
  128. IO::out8(PIC0_CTL, 0x20);
  129. }
  130. void PIC::hard_disable()
  131. {
  132. InterruptDisabler disabler;
  133. remap(pic_disabled_vector_base);
  134. IO::out8(PIC0_CMD, 0xff);
  135. IO::out8(PIC1_CMD, 0xff);
  136. m_cached_irq_mask = 0xffff;
  137. IRQController::hard_disable();
  138. }
  139. void PIC::remap(u8 offset)
  140. {
  141. /* ICW1 (edge triggered mode, cascading controllers, expect ICW4) */
  142. IO::out8(PIC0_CTL, ICW1_INIT | ICW1_ICW4);
  143. IO::out8(PIC1_CTL, ICW1_INIT | ICW1_ICW4);
  144. /* ICW2 (upper 5 bits specify ISR indices, lower 3 don't specify anything) */
  145. IO::out8(PIC0_CMD, offset);
  146. IO::out8(PIC1_CMD, offset + 0x08);
  147. /* ICW3 (configure master/slave relationship) */
  148. IO::out8(PIC0_CMD, 1 << SLAVE_INDEX);
  149. IO::out8(PIC1_CMD, SLAVE_INDEX);
  150. /* ICW4 (set x86 mode) */
  151. IO::out8(PIC0_CMD, ICW4_8086);
  152. IO::out8(PIC1_CMD, ICW4_8086);
  153. // Mask -- start out with all IRQs disabled.
  154. IO::out8(PIC0_CMD, 0xff);
  155. IO::out8(PIC1_CMD, 0xff);
  156. m_cached_irq_mask = 0xffff;
  157. // ...except IRQ2, since that's needed for the master to let through slave interrupts.
  158. enable_vector(2);
  159. }
  160. UNMAP_AFTER_INIT void PIC::initialize()
  161. {
  162. /* ICW1 (edge triggered mode, cascading controllers, expect ICW4) */
  163. IO::out8(PIC0_CTL, ICW1_INIT | ICW1_ICW4);
  164. IO::out8(PIC1_CTL, ICW1_INIT | ICW1_ICW4);
  165. /* ICW2 (upper 5 bits specify ISR indices, lower 3 don't specify anything) */
  166. IO::out8(PIC0_CMD, IRQ_VECTOR_BASE);
  167. IO::out8(PIC1_CMD, IRQ_VECTOR_BASE + 0x08);
  168. /* ICW3 (configure master/slave relationship) */
  169. IO::out8(PIC0_CMD, 1 << SLAVE_INDEX);
  170. IO::out8(PIC1_CMD, SLAVE_INDEX);
  171. /* ICW4 (set x86 mode) */
  172. IO::out8(PIC0_CMD, ICW4_8086);
  173. IO::out8(PIC1_CMD, ICW4_8086);
  174. // Mask -- start out with all IRQs disabled.
  175. IO::out8(PIC0_CMD, 0xff);
  176. IO::out8(PIC1_CMD, 0xff);
  177. // ...except IRQ2, since that's needed for the master to let through slave interrupts.
  178. enable_vector(2);
  179. dmesgln("PIC: Cascading mode, vectors {:#02x}-{:#02x}", IRQ_VECTOR_BASE, IRQ_VECTOR_BASE + 0xf);
  180. }
  181. u16 PIC::get_isr() const
  182. {
  183. IO::out8(PIC0_CTL, 0x0b);
  184. IO::out8(PIC1_CTL, 0x0b);
  185. u8 isr0 = IO::in8(PIC0_CTL);
  186. u8 isr1 = IO::in8(PIC1_CTL);
  187. return (isr1 << 8) | isr0;
  188. }
  189. u16 PIC::get_irr() const
  190. {
  191. IO::out8(PIC0_CTL, 0x0a);
  192. IO::out8(PIC1_CTL, 0x0a);
  193. u8 irr0 = IO::in8(PIC0_CTL);
  194. u8 irr1 = IO::in8(PIC1_CTL);
  195. return (irr1 << 8) | irr0;
  196. }
  197. }