RTL8168NetworkAdapter.cpp 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * Copyright (c) 2021, Idan Horowitz <idan.horowitz@serenityos.org>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <AK/MACAddress.h>
  7. #include <Kernel/Bus/PCI/IDs.h>
  8. #include <Kernel/Debug.h>
  9. #include <Kernel/Net/RTL8168NetworkAdapter.h>
  10. #include <Kernel/Sections.h>
  11. namespace Kernel {
  12. #define REG_MAC 0x00
  13. #define REG_MAR4 0x0B
  14. #define REG_MAR0 0x0F
  15. #define REG_EEE_LED 0x1B
  16. #define REG_TXADDR 0x20
  17. #define REG_COMMAND 0x37
  18. #define REG_TXSTART 0x38
  19. #define REG_IMR 0x3C
  20. #define REG_ISR 0x3E
  21. #define REG_TXCFG 0x40
  22. #define REG_RXCFG 0x44
  23. #define REG_MPC 0x4C
  24. #define REG_CFG9346 0x50
  25. #define REG_CONFIG1 0x52
  26. #define REG_CONFIG2 0x53
  27. #define REG_CONFIG3 0x54
  28. #define REG_CONFIG4 0x55
  29. #define REG_CONFIG5 0x56
  30. #define REG_MULTIINTR 0x5C
  31. #define REG_PHYACCESS 0x60
  32. #define REG_CSI_DATA 0x64
  33. #define REG_CSI_ADDR 0x68
  34. #define REG_PHYSTATUS 0x6C
  35. #define REG_PMCH 0x6F
  36. #define REG_ERI_DATA 0x70
  37. #define REG_ERI_ADDR 0x74
  38. #define REG_EPHYACCESS 0x80
  39. #define REG_OCP_DATA 0xB0
  40. #define REG_OCP_ADDR 0xB4
  41. #define REG_GPHY_OCP 0xB8
  42. #define REG_DLLPR 0xD0
  43. #define REG_MCU 0xD3
  44. #define REG_RMS 0xDA
  45. #define REG_CPLUS_COMMAND 0xE0
  46. #define REG_INT_MOD 0xE2
  47. #define REG_RXADDR 0xE4
  48. #define REG_MTPS 0xEC
  49. #define REG_MISC 0xF0
  50. #define REG_MISC2 0xF2
  51. #define REG_IBCR0 0xF8
  52. #define REG_IBCR2 0xF9
  53. #define REG_IBISR0 0xFB
  54. #define COMMAND_TX_ENABLE 0x4
  55. #define COMMAND_RX_ENABLE 0x8
  56. #define COMMAND_RESET 0x10
  57. #define CPLUS_COMMAND_VERIFY_CHECKSUM 0x20
  58. #define CPLUS_COMMAND_VLAN_STRIP 0x40
  59. #define CPLUS_COMMAND_MAC_DBGO_SEL 0x1C
  60. #define CPLUS_COMMAND_PACKET_CONTROL_DISABLE 0x80
  61. #define CPLUS_COMMAND_ASF 0x100
  62. #define CPLUS_COMMAND_CXPL_DBG_SEL 0x200
  63. #define CPLUS_COMMAND_FORCE_TXFLOW_ENABLE 0x400
  64. #define CPLUS_COMMAND_FORCE_RXFLOW_ENABLE 0x800
  65. #define CPLUS_COMMAND_FORCE_HALF_DUP 0x1000
  66. #define CPLUS_COMMAND_MAC_DBGO_OE 0x4000
  67. #define CPLUS_COMMAND_ENABLE_BIST 0x8000
  68. #define INT_RXOK 0x1
  69. #define INT_RXERR 0x2
  70. #define INT_TXOK 0x4
  71. #define INT_TXERR 0x8
  72. #define INT_RX_OVERFLOW 0x10
  73. #define INT_LINK_CHANGE 0x20
  74. #define INT_RX_FIFO_OVERFLOW 0x40
  75. #define INT_SYS_ERR 0x8000
  76. #define CFG9346_NONE 0x00
  77. #define CFG9346_EEM0 0x40
  78. #define CFG9346_EEM1 0x80
  79. #define CFG9346_UNLOCK (CFG9346_EEM0 | CFG9346_EEM1)
  80. #define TXCFG_AUTO_FIFO 0x80
  81. #define TXCFG_MAX_DMA_UNLIMITED 0x700
  82. #define TXCFG_EMPTY 0x800
  83. #define TXCFG_IFG011 0x3000000
  84. #define RXCFG_READ_MASK 0x3F
  85. #define RXCFG_APM 0x2
  86. #define RXCFG_AM 0x4
  87. #define RXCFG_AB 0x8
  88. #define RXCFG_MAX_DMA_UNLIMITED 0x700
  89. #define RXCFG_EARLY_OFF_V2 0x800
  90. #define RXCFG_FTH_NONE 0xE000
  91. #define RXCFG_MULTI_ENABLE 0x4000
  92. #define RXCFG_128INT_ENABLE 0x8000
  93. #define CFG2_CLOCK_REQUEST_ENABLE 0x80
  94. #define CFG3_BEACON_ENABLE 0x1
  95. #define CFG3_READY_TO_L23 0x2
  96. #define CFG5_ASPM_ENABLE 0x1
  97. #define CFG5_SPI_ENABLE 0x8
  98. #define PHY_LINK_STATUS 0x2
  99. #define PHY_FLAG 0x80000000
  100. #define PHY_REG_BMCR 0x00
  101. #define PHY_REG_ANAR 0x4
  102. #define PHY_REG_GBCR 0x9
  103. #define CSI_FLAG 0x80000000
  104. #define CSI_BYTE_ENABLE 0xF000
  105. #define CSI_FUNC_NIC 0x20000
  106. #define CSI_FUNC_NIC2 0x10000
  107. #define CSI_ACCESS_1 0x17000000
  108. #define CSI_ACCESS_2 0x27000000
  109. #define EPHY_FLAG 0x80000000
  110. #define ERI_FLAG 0x80000000
  111. #define ERI_MASK_0001 0x1000
  112. #define ERI_MASK_0011 0x3000
  113. #define ERI_MASK_0100 0x4000
  114. #define ERI_MASK_0101 0x5000
  115. #define ERI_MASK_1111 0xF000
  116. #define ERI_EXGMAC 0x0
  117. #define OCP_FLAG 0x80000000
  118. #define OCP_STANDARD_PHY_BASE 0xa400
  119. #define TXSTART_START 0x40
  120. #define BMCR_RESET 0x8000
  121. #define BMCR_SPEED_0 0x2000
  122. #define BMCR_AUTO_NEGOTIATE 0x1000
  123. #define BMCR_RESTART_AUTO_NEGOTIATE 0x200
  124. #define BMCR_DUPLEX 0x100
  125. #define BMCR_SPEED_1 0x40
  126. #define ADVERTISE_10_HALF 0x20
  127. #define ADVERTISE_10_FULL 0x40
  128. #define ADVERTISE_100_HALF 0x80
  129. #define ADVERTISE_100_FULL 0x100
  130. #define ADVERTISE_PAUSE_CAP 0x400
  131. #define ADVERTISE_PAUSE_ASYM 0x800
  132. #define ADVERTISE_1000_HALF 0x100
  133. #define ADVERTISE_1000_FULL 0x200
  134. #define DLLPR_PFM_ENABLE 0x40
  135. #define DLLPR_TX_10M_PS_ENABLE 0x80
  136. #define MCU_LINK_LIST_READY 0x2
  137. #define MCU_RX_EMPTY 0x10
  138. #define MCU_TX_EMPTY 0x20
  139. #define MCU_NOW_IS_OOB 0x80
  140. #define MTPS_JUMBO 0x3F
  141. #define MISC_RXDV_GATE_ENABLE 0x80000
  142. #define MISC_PWM_ENABLE 0x400000
  143. #define MISC2_PFM_D3COLD_ENABLE 0x40
  144. #define PHYSTATUS_FULLDUP 0x01
  145. #define PHYSTATUS_1000MF 0x10
  146. #define PHYSTATUS_100M 0x08
  147. #define PHYSTATUS_10M 0x04
  148. #define TX_BUFFER_SIZE 0x1FF8
  149. #define RX_BUFFER_SIZE 0x1FF8 // FIXME: this should be increased (0x3FFF)
  150. UNMAP_AFTER_INIT RefPtr<RTL8168NetworkAdapter> RTL8168NetworkAdapter::try_to_initialize(PCI::Address address)
  151. {
  152. auto id = PCI::get_id(address);
  153. if (id.vendor_id != PCI::VendorID::Realtek)
  154. return {};
  155. if (id.device_id != 0x8168)
  156. return {};
  157. u8 irq = PCI::get_interrupt_line(address);
  158. return adopt_ref_if_nonnull(new (nothrow) RTL8168NetworkAdapter(address, irq));
  159. }
  160. UNMAP_AFTER_INIT RTL8168NetworkAdapter::RTL8168NetworkAdapter(PCI::Address address, u8 irq)
  161. : PCI::Device(address)
  162. , IRQHandler(irq)
  163. , m_io_base(PCI::get_BAR0(pci_address()) & ~1)
  164. , m_rx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(TXDescriptor) * (number_of_rx_descriptors + 1)), "RTL8168 RX", Memory::Region::Access::ReadWrite))
  165. , m_tx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(RXDescriptor) * (number_of_tx_descriptors + 1)), "RTL8168 TX", Memory::Region::Access::ReadWrite))
  166. {
  167. set_interface_name(address);
  168. dmesgln("RTL8168: Found @ {}", pci_address());
  169. dmesgln("RTL8168: I/O port base: {}", m_io_base);
  170. identify_chip_version();
  171. dmesgln("RTL8168: Version detected - {} ({}{})", possible_device_name(), (u8)m_version, m_version_uncertain ? "?" : "");
  172. if (m_version == ChipVersion::Unknown || (m_version >= ChipVersion::Version4 && m_version <= ChipVersion::Version16) || m_version >= ChipVersion::Version18) {
  173. dmesgln("RTL8168: Aborting initialization! Support for your chip version ({}) is not implemented yet, please open a GH issue and include this message.", (u8)m_version);
  174. return; // Each ChipVersion requires a specific implementation of configure_phy and hardware_quirks
  175. }
  176. initialize();
  177. startup();
  178. }
  179. void RTL8168NetworkAdapter::initialize()
  180. {
  181. // set initial REG_RXCFG
  182. auto rx_config = RXCFG_MAX_DMA_UNLIMITED;
  183. if (m_version <= ChipVersion::Version3) {
  184. rx_config |= RXCFG_FTH_NONE;
  185. } else if (m_version <= ChipVersion::Version8 || (m_version >= ChipVersion::Version16 && m_version <= ChipVersion::Version19)) {
  186. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE;
  187. } else if (m_version >= ChipVersion::Version21) {
  188. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE | RXCFG_EARLY_OFF_V2;
  189. } else {
  190. rx_config |= RXCFG_128INT_ENABLE;
  191. }
  192. out32(REG_RXCFG, rx_config);
  193. // disable interrupts
  194. out16(REG_IMR, 0);
  195. // initialize hardware
  196. if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  197. // disable CMAC
  198. out8(REG_IBCR2, in8(REG_IBCR2) & ~1);
  199. while ((in32(REG_IBISR0) & 0x2) != 0)
  200. ;
  201. out8(REG_IBISR0, in8(REG_IBISR0) | 0x20);
  202. out8(REG_IBCR0, in8(REG_IBCR0) & ~1);
  203. }
  204. if (m_version >= ChipVersion::Version21) {
  205. m_ocp_base_address = OCP_STANDARD_PHY_BASE;
  206. // enable RXDV gate
  207. out32(REG_MISC, in32(REG_MISC) | MISC_RXDV_GATE_ENABLE);
  208. while ((in32(REG_TXCFG) & TXCFG_EMPTY) == 0)
  209. ;
  210. while ((in32(REG_MCU) & (MCU_RX_EMPTY | MCU_TX_EMPTY)) == 0)
  211. ;
  212. out8(REG_COMMAND, in8(REG_COMMAND) & ~(COMMAND_RX_ENABLE | COMMAND_TX_ENABLE));
  213. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  214. // vendor magic values ???
  215. auto data = ocp_in(0xe8de);
  216. data &= ~(1 << 14);
  217. ocp_out(0xe8de, data);
  218. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  219. ;
  220. // vendor magic values ???
  221. data = ocp_in(0xe8de);
  222. data |= (1 << 15);
  223. ocp_out(0xe8de, data);
  224. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  225. ;
  226. }
  227. // software reset
  228. reset();
  229. // clear interrupts
  230. out16(REG_ISR, 0xffff);
  231. enable_bus_mastering(pci_address());
  232. read_mac_address();
  233. dmesgln("RTL8168: MAC address: {}", mac_address().to_string());
  234. // notify about driver start
  235. if (m_version >= ChipVersion::Version11 && m_version <= ChipVersion::Version13) {
  236. // if check_dash
  237. // notify
  238. TODO();
  239. } else if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  240. // if check_dash
  241. // notify
  242. TODO();
  243. }
  244. }
  245. void RTL8168NetworkAdapter::startup()
  246. {
  247. // initialize descriptors
  248. initialize_rx_descriptors();
  249. initialize_tx_descriptors();
  250. // register irq
  251. enable_irq();
  252. // version specific phy configuration
  253. configure_phy();
  254. // software reset phy
  255. phy_out(PHY_REG_BMCR, phy_in(PHY_REG_BMCR) | BMCR_RESET);
  256. while ((phy_in(PHY_REG_BMCR) & BMCR_RESET) != 0)
  257. ;
  258. set_phy_speed();
  259. // set C+ command
  260. auto cplus_command = in16(REG_CPLUS_COMMAND) | CPLUS_COMMAND_VERIFY_CHECKSUM | CPLUS_COMMAND_VLAN_STRIP;
  261. out16(REG_CPLUS_COMMAND, cplus_command);
  262. in16(REG_CPLUS_COMMAND); // C+ Command barrier
  263. // power up phy
  264. if (m_version >= ChipVersion::Version9 && m_version <= ChipVersion::Version15) {
  265. out8(REG_PMCH, in8(REG_PMCH) | 0x80);
  266. } else if (m_version >= ChipVersion::Version26) {
  267. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  268. } else if (m_version >= ChipVersion::Version21 && m_version <= ChipVersion::Version23) {
  269. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  270. // vendor magic values ???
  271. eri_update(0x1a8, ERI_MASK_1111, 0xfc000000, 0, ERI_EXGMAC);
  272. }
  273. // wakeup phy (more vendor magic values)
  274. phy_out(0x1F, 0);
  275. if (m_version <= ChipVersion::Version13) {
  276. phy_out(0x0E, 0);
  277. }
  278. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE); // send known good phy write (acts as a phy barrier)
  279. start_hardware();
  280. // re-enable interrupts
  281. auto enabled_interrupts = INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_SYS_ERR;
  282. if (m_version == ChipVersion::Version1) {
  283. enabled_interrupts |= INT_RX_FIFO_OVERFLOW;
  284. enabled_interrupts &= ~INT_RX_OVERFLOW;
  285. }
  286. out16(REG_IMR, enabled_interrupts);
  287. // update link status
  288. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  289. }
  290. void RTL8168NetworkAdapter::configure_phy()
  291. {
  292. // this method sets a bunch of magic vendor values to the phy configuration registers based on the hardware version
  293. switch (m_version) {
  294. case ChipVersion::Version1: {
  295. configure_phy_b_1();
  296. return;
  297. }
  298. case ChipVersion::Version2:
  299. case ChipVersion::Version3: {
  300. configure_phy_b_2();
  301. return;
  302. }
  303. case ChipVersion::Version4:
  304. TODO();
  305. case ChipVersion::Version5:
  306. TODO();
  307. case ChipVersion::Version6:
  308. TODO();
  309. case ChipVersion::Version7:
  310. TODO();
  311. case ChipVersion::Version8:
  312. TODO();
  313. case ChipVersion::Version9:
  314. TODO();
  315. case ChipVersion::Version10:
  316. TODO();
  317. case ChipVersion::Version11:
  318. TODO();
  319. case ChipVersion::Version12:
  320. TODO();
  321. case ChipVersion::Version13:
  322. TODO();
  323. case ChipVersion::Version14:
  324. TODO();
  325. case ChipVersion::Version15:
  326. TODO();
  327. case ChipVersion::Version16:
  328. TODO();
  329. case ChipVersion::Version17: {
  330. configure_phy_e_2();
  331. return;
  332. }
  333. case ChipVersion::Version18:
  334. TODO();
  335. case ChipVersion::Version19:
  336. TODO();
  337. case ChipVersion::Version20:
  338. TODO();
  339. case ChipVersion::Version21:
  340. TODO();
  341. case ChipVersion::Version22:
  342. TODO();
  343. case ChipVersion::Version23:
  344. TODO();
  345. case ChipVersion::Version24:
  346. TODO();
  347. case ChipVersion::Version25:
  348. TODO();
  349. case ChipVersion::Version26:
  350. TODO();
  351. case ChipVersion::Version27:
  352. TODO();
  353. case ChipVersion::Version28:
  354. TODO();
  355. case ChipVersion::Version29: {
  356. configure_phy_h_1();
  357. return;
  358. }
  359. case ChipVersion::Version30: {
  360. configure_phy_h_2();
  361. return;
  362. }
  363. default:
  364. VERIFY_NOT_REACHED();
  365. }
  366. }
  367. void RTL8168NetworkAdapter::configure_phy_b_1()
  368. {
  369. constexpr PhyRegister phy_registers[] = {
  370. { 0x10, 0xf41b },
  371. { 0x1f, 0 }
  372. };
  373. phy_out(0x1f, 0x1);
  374. phy_out(0x16, 1 << 0);
  375. phy_out_batch(phy_registers, 2);
  376. }
  377. void RTL8168NetworkAdapter::configure_phy_b_2()
  378. {
  379. constexpr PhyRegister phy_registers[] = {
  380. { 0x1f, 0x1 },
  381. { 0x10, 0xf41b },
  382. { 0x1f, 0 }
  383. };
  384. phy_out_batch(phy_registers, 3);
  385. }
  386. void RTL8168NetworkAdapter::configure_phy_e_2()
  387. {
  388. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  389. constexpr PhyRegister phy_registers[] = {
  390. // Enable delay cap
  391. { 0x1f, 0x4 },
  392. { 0x1f, 0x7 },
  393. { 0x1e, 0xac },
  394. { 0x18, 0x6 },
  395. { 0x1f, 0x2 },
  396. { 0x1f, 0 },
  397. { 0x1f, 0 },
  398. // Channel estimation fine tune
  399. { 0x1f, 0x3 },
  400. { 0x9, 0xa20f },
  401. { 0x1f, 0 },
  402. { 0x1f, 0 },
  403. // Green Setting
  404. { 0x1f, 0x5 },
  405. { 0x5, 0x8b5b },
  406. { 0x6, 0x9222 },
  407. { 0x5, 0x8b6d },
  408. { 0x6, 0x8000 },
  409. { 0x5, 0x8b76 },
  410. { 0x6, 0x8000 },
  411. { 0x1f, 0 },
  412. };
  413. phy_out_batch(phy_registers, 19);
  414. // 4 corner performance improvement
  415. phy_out(0x1f, 0x5);
  416. phy_out(0x5, 0x8b80);
  417. phy_update(0x17, 0x6, 0);
  418. phy_out(0x1f, 0);
  419. // PHY auto speed down
  420. phy_out(0x1f, 0x4);
  421. phy_out(0x1f, 0x7);
  422. phy_out(0x1e, 0x2d);
  423. phy_update(0x18, 0x10, 0);
  424. phy_out(0x1f, 0x2);
  425. phy_out(0x1f, 0);
  426. phy_update(0x14, 0x8000, 0);
  427. // Improve 10M EEE waveform
  428. phy_out(0x1f, 0x5);
  429. phy_out(0x5, 0x8b86);
  430. phy_update(0x6, 0x1, 0);
  431. phy_out(0x1f, 0);
  432. // Improve 2-pair detection performance
  433. phy_out(0x1f, 0x5);
  434. phy_out(0x5, 0x8b85);
  435. phy_update(0x6, 0x4000, 0);
  436. phy_out(0x1f, 0);
  437. // EEE Setting
  438. eri_update(0x1b0, ERI_MASK_1111, 0, 0x3, ERI_EXGMAC);
  439. phy_out(0x1f, 0x5);
  440. phy_out(0x5, 0x8b85);
  441. phy_update(0x6, 0, 0x2000);
  442. phy_out(0x1f, 0x4);
  443. phy_out(0x1f, 0x7);
  444. phy_out(0x1e, 0x20);
  445. phy_update(0x15, 0, 0x100);
  446. phy_out(0x1f, 0x2);
  447. phy_out(0x1f, 0);
  448. phy_out(0xd, 0x7);
  449. phy_out(0xe, 0x3c);
  450. phy_out(0xd, 0x4007);
  451. phy_out(0xe, 0);
  452. phy_out(0xd, 0);
  453. // Green feature
  454. phy_out(0x1f, 0x3);
  455. phy_update(0x19, 0, 0x1);
  456. phy_update(0x10, 0, 0x400);
  457. phy_out(0x1f, 0);
  458. // Broken BIOS workaround: feed GigaMAC registers with MAC address.
  459. rar_exgmac_set();
  460. }
  461. void RTL8168NetworkAdapter::configure_phy_h_1()
  462. {
  463. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  464. // CHN EST parameters adjust - giga master
  465. phy_out(0x1f, 0x0a43);
  466. phy_out(0x13, 0x809b);
  467. phy_update(0x14, 0x8000, 0xf800);
  468. phy_out(0x13, 0x80a2);
  469. phy_update(0x14, 0x8000, 0xff00);
  470. phy_out(0x13, 0x80a4);
  471. phy_update(0x14, 0x8500, 0xff00);
  472. phy_out(0x13, 0x809c);
  473. phy_update(0x14, 0xbd00, 0xff00);
  474. phy_out(0x1f, 0);
  475. // CHN EST parameters adjust - giga slave
  476. phy_out(0x1f, 0x0a43);
  477. phy_out(0x13, 0x80ad);
  478. phy_update(0x14, 0x7000, 0xf800);
  479. phy_out(0x13, 0x80b4);
  480. phy_update(0x14, 0x5000, 0xff00);
  481. phy_out(0x13, 0x80ac);
  482. phy_update(0x14, 0x4000, 0xff00);
  483. phy_out(0x1f, 0);
  484. // CHN EST parameters adjust - fnet
  485. phy_out(0x1f, 0x0a43);
  486. phy_out(0x13, 0x808e);
  487. phy_update(0x14, 0x1200, 0xff00);
  488. phy_out(0x13, 0x8090);
  489. phy_update(0x14, 0xe500, 0xff00);
  490. phy_out(0x13, 0x8092);
  491. phy_update(0x14, 0x9f00, 0xff00);
  492. phy_out(0x1f, 0);
  493. // enable R-tune & PGA-retune function
  494. u16 dout_tapbin = 0;
  495. phy_out(0x1f, 0x0a46);
  496. auto data = phy_in(0x13);
  497. data &= 3;
  498. data <<= 2;
  499. dout_tapbin |= data;
  500. data = phy_in(0x12);
  501. data &= 0xc000;
  502. data >>= 14;
  503. dout_tapbin |= data;
  504. dout_tapbin = ~(dout_tapbin ^ 0x8);
  505. dout_tapbin <<= 12;
  506. dout_tapbin &= 0xf000;
  507. phy_out(0x1f, 0x0a43);
  508. phy_out(0x13, 0x827a);
  509. phy_update(0x14, dout_tapbin, 0xf000);
  510. phy_out(0x13, 0x827b);
  511. phy_update(0x14, dout_tapbin, 0xf000);
  512. phy_out(0x13, 0x827c);
  513. phy_update(0x14, dout_tapbin, 0xf000);
  514. phy_out(0x13, 0x827d);
  515. phy_update(0x14, dout_tapbin, 0xf000);
  516. phy_out(0x1f, 0x0a43);
  517. phy_out(0x13, 0x811);
  518. phy_update(0x14, 0x800, 0);
  519. phy_out(0x1f, 0x0a42);
  520. phy_update(0x16, 0x2, 0);
  521. phy_out(0x1f, 0);
  522. // enable GPHY 10M
  523. phy_out(0x1f, 0x0a44);
  524. phy_update(0x11, 0x800, 0);
  525. phy_out(0x1f, 0);
  526. // SAR ADC performance
  527. phy_out(0x1f, 0x0bca);
  528. phy_update(0x17, 0x4000, 0x3000);
  529. phy_out(0x1f, 0);
  530. phy_out(0x1f, 0x0a43);
  531. phy_out(0x13, 0x803f);
  532. phy_update(0x14, 0, 0x3000);
  533. phy_out(0x13, 0x8047);
  534. phy_update(0x14, 0, 0x3000);
  535. phy_out(0x13, 0x804f);
  536. phy_update(0x14, 0, 0x3000);
  537. phy_out(0x13, 0x8057);
  538. phy_update(0x14, 0, 0x3000);
  539. phy_out(0x13, 0x805f);
  540. phy_update(0x14, 0, 0x3000);
  541. phy_out(0x13, 0x8067);
  542. phy_update(0x14, 0, 0x3000);
  543. phy_out(0x13, 0x806f);
  544. phy_update(0x14, 0, 0x3000);
  545. phy_out(0x1f, 0);
  546. // disable phy pfm mode
  547. phy_out(0x1f, 0x0a44);
  548. phy_update(0x11, 0, 0x80);
  549. phy_out(0x1f, 0);
  550. // Check ALDPS bit, disable it if enabled
  551. phy_out(0x1f, 0x0a43);
  552. if (phy_in(0x10) & 0x4)
  553. phy_update(0x10, 0, 0x4);
  554. phy_out(0x1f, 0);
  555. }
  556. void RTL8168NetworkAdapter::configure_phy_h_2()
  557. {
  558. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  559. // CHIN EST parameter update
  560. phy_out(0x1f, 0x0a43);
  561. phy_out(0x13, 0x808a);
  562. phy_update(0x14, 0x000a, 0x3f);
  563. phy_out(0x1f, 0);
  564. // enable R-tune & PGA-retune function
  565. phy_out(0x1f, 0x0a43);
  566. phy_out(0x13, 0x811);
  567. phy_update(0x14, 0x800, 0);
  568. phy_out(0x1f, 0x0a42);
  569. phy_update(0x16, 0x2, 0);
  570. phy_out(0x1f, 0);
  571. // enable GPHY 10M
  572. phy_out(0x1f, 0x0a44);
  573. phy_update(0x11, 0x800, 0);
  574. phy_out(0x1f, 0);
  575. ocp_out(0xdd02, 0x807d);
  576. auto data = ocp_in(0xdd02);
  577. u16 ioffset_p3 = ((data & 0x80) >> 7);
  578. ioffset_p3 <<= 3;
  579. data = ocp_in(0xdd00);
  580. ioffset_p3 |= ((data & (0xe000)) >> 13);
  581. u16 ioffset_p2 = ((data & (0x1e00)) >> 9);
  582. u16 ioffset_p1 = ((data & (0x1e0)) >> 5);
  583. u16 ioffset_p0 = ((data & 0x10) >> 4);
  584. ioffset_p0 <<= 3;
  585. ioffset_p0 |= (data & (0x7));
  586. data = (ioffset_p3 << 12) | (ioffset_p2 << 8) | (ioffset_p1 << 4) | (ioffset_p0);
  587. if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) || (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
  588. phy_out(0x1f, 0x0bcf);
  589. phy_out(0x16, data);
  590. phy_out(0x1f, 0);
  591. }
  592. // Modify rlen (TX LPF corner frequency) level
  593. phy_out(0x1f, 0x0bcd);
  594. data = phy_in(0x16);
  595. data &= 0x000f;
  596. u16 rlen = 0;
  597. if (data > 3)
  598. rlen = data - 3;
  599. data = rlen | (rlen << 4) | (rlen << 8) | (rlen << 12);
  600. phy_out(0x17, data);
  601. phy_out(0x1f, 0x0bcd);
  602. phy_out(0x1f, 0);
  603. // disable phy pfm mode
  604. phy_out(0x1f, 0x0a44);
  605. phy_update(0x11, 0, 0x80);
  606. phy_out(0x1f, 0);
  607. // Check ALDPS bit, disable it if enabled
  608. phy_out(0x1f, 0x0a43);
  609. if (phy_in(0x10) & 0x4)
  610. phy_update(0x10, 0, 0x4);
  611. phy_out(0x1f, 0);
  612. }
  613. void RTL8168NetworkAdapter::rar_exgmac_set()
  614. {
  615. auto mac = mac_address();
  616. const u16 w[] = {
  617. (u16)(mac[0] | (mac[1] << 8)),
  618. (u16)(mac[2] | (mac[3] << 8)),
  619. (u16)(mac[4] | (mac[5] << 8)),
  620. };
  621. const ExgMacRegister exg_mac_registers[] = {
  622. { 0xe0, ERI_MASK_1111, (u32)(w[0] | (w[1] << 16)) },
  623. { 0xe4, ERI_MASK_1111, (u32)w[2] },
  624. { 0xf0, ERI_MASK_1111, (u32)(w[0] << 16) },
  625. { 0xf4, ERI_MASK_1111, (u32)(w[1] | (w[2] << 16)) },
  626. };
  627. exgmac_out_batch(exg_mac_registers, 4);
  628. }
  629. void RTL8168NetworkAdapter::start_hardware()
  630. {
  631. // unlock config registers
  632. out8(REG_CFG9346, CFG9346_UNLOCK);
  633. // configure the maximum transmit packet size
  634. out16(REG_MTPS, MTPS_JUMBO);
  635. // configure the maximum receive packet size
  636. out16(REG_RMS, RX_BUFFER_SIZE);
  637. auto cplus_command = in16(REG_CPLUS_COMMAND);
  638. cplus_command |= CPLUS_COMMAND_PACKET_CONTROL_DISABLE;
  639. // undocumented magic value???
  640. cplus_command |= 0x1;
  641. out16(REG_CPLUS_COMMAND, cplus_command);
  642. // setup interrupt moderation, magic from vendor (Linux Driver uses 0x5151, *BSD Driver uses 0x5100, RTL Driver use 0x5f51???)
  643. out16(REG_INT_MOD, 0x5151);
  644. // point to tx descriptors
  645. out64(REG_TXADDR, m_tx_descriptors_region->physical_page(0)->paddr().get());
  646. // point to rx descriptors
  647. out64(REG_RXADDR, m_rx_descriptors_region->physical_page(0)->paddr().get());
  648. // configure tx: use the maximum dma transfer size, default interframe gap time.
  649. out32(REG_TXCFG, TXCFG_IFG011 | TXCFG_MAX_DMA_UNLIMITED);
  650. // version specific quirks and tweaks
  651. hardware_quirks();
  652. in8(REG_IMR); // known good read (acts as a barrier)
  653. // relock config registers
  654. out8(REG_CFG9346, CFG9346_NONE);
  655. // enable rx/tx
  656. out8(REG_COMMAND, COMMAND_RX_ENABLE | COMMAND_TX_ENABLE);
  657. // turn on all multicast
  658. out32(REG_MAR0, 0xFFFFFFFF);
  659. out32(REG_MAR4, 0xFFFFFFFF);
  660. // configure rx mode: accept physical (MAC) match, multicast, and broadcast
  661. out32(REG_RXCFG, (in32(REG_RXCFG) & ~RXCFG_READ_MASK) | RXCFG_APM | RXCFG_AM | RXCFG_AB);
  662. // disable early-rx interrupts
  663. out16(REG_MULTIINTR, in16(REG_MULTIINTR) & 0xF000);
  664. }
  665. void RTL8168NetworkAdapter::hardware_quirks()
  666. {
  667. switch (m_version) {
  668. case ChipVersion::Version1:
  669. hardware_quirks_b_1();
  670. return;
  671. case ChipVersion::Version2:
  672. case ChipVersion::Version3:
  673. hardware_quirks_b_2();
  674. return;
  675. case ChipVersion::Version4:
  676. TODO();
  677. case ChipVersion::Version5:
  678. TODO();
  679. case ChipVersion::Version6:
  680. TODO();
  681. case ChipVersion::Version7:
  682. TODO();
  683. case ChipVersion::Version8:
  684. TODO();
  685. case ChipVersion::Version9:
  686. TODO();
  687. case ChipVersion::Version10:
  688. TODO();
  689. case ChipVersion::Version11:
  690. TODO();
  691. case ChipVersion::Version12:
  692. TODO();
  693. case ChipVersion::Version13:
  694. TODO();
  695. case ChipVersion::Version14:
  696. TODO();
  697. case ChipVersion::Version15:
  698. TODO();
  699. case ChipVersion::Version16:
  700. TODO();
  701. case ChipVersion::Version17:
  702. hardware_quirks_e_2();
  703. return;
  704. case ChipVersion::Version18:
  705. TODO();
  706. case ChipVersion::Version19:
  707. TODO();
  708. case ChipVersion::Version20:
  709. TODO();
  710. case ChipVersion::Version21:
  711. TODO();
  712. case ChipVersion::Version22:
  713. TODO();
  714. case ChipVersion::Version23:
  715. TODO();
  716. case ChipVersion::Version24:
  717. TODO();
  718. case ChipVersion::Version25:
  719. TODO();
  720. case ChipVersion::Version26:
  721. TODO();
  722. case ChipVersion::Version27:
  723. TODO();
  724. case ChipVersion::Version28:
  725. TODO();
  726. case ChipVersion::Version29:
  727. case ChipVersion::Version30:
  728. hardware_quirks_h();
  729. return;
  730. default:
  731. VERIFY_NOT_REACHED();
  732. }
  733. }
  734. void RTL8168NetworkAdapter::hardware_quirks_b_1()
  735. {
  736. // disable checked reserved bits
  737. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_BEACON_ENABLE);
  738. constexpr u16 version1_cplus_quirks = CPLUS_COMMAND_ENABLE_BIST | CPLUS_COMMAND_MAC_DBGO_OE | CPLUS_COMMAND_FORCE_HALF_DUP | CPLUS_COMMAND_FORCE_RXFLOW_ENABLE | CPLUS_COMMAND_FORCE_TXFLOW_ENABLE | CPLUS_COMMAND_CXPL_DBG_SEL | CPLUS_COMMAND_ASF | CPLUS_COMMAND_PACKET_CONTROL_DISABLE | CPLUS_COMMAND_MAC_DBGO_SEL;
  739. out16(REG_CPLUS_COMMAND, in16(REG_CPLUS_COMMAND) & ~version1_cplus_quirks);
  740. }
  741. void RTL8168NetworkAdapter::hardware_quirks_b_2()
  742. {
  743. hardware_quirks_b_1();
  744. // configure the maximum transmit packet size (again)
  745. out16(REG_MTPS, MTPS_JUMBO);
  746. // disable checked reserved bits
  747. out8(REG_CONFIG4, in8(REG_CONFIG4) & ~1);
  748. }
  749. void RTL8168NetworkAdapter::hardware_quirks_e_2()
  750. {
  751. constexpr EPhyUpdate ephy_info[] = {
  752. { 0x9, 0, 0x80 },
  753. { 0x19, 0, 0x224 },
  754. };
  755. csi_enable(CSI_ACCESS_1);
  756. extended_phy_initialize(ephy_info, 2);
  757. // FIXME: MTU performance tweak
  758. eri_out(0xc0, ERI_MASK_0011, 0, ERI_EXGMAC);
  759. eri_out(0xb8, ERI_MASK_0011, 0, ERI_EXGMAC);
  760. eri_out(0xc8, ERI_MASK_1111, 0x100002, ERI_EXGMAC);
  761. eri_out(0xe8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  762. eri_out(0xcc, ERI_MASK_1111, 0x50, ERI_EXGMAC);
  763. eri_out(0xd0, ERI_MASK_1111, 0x7ff0060, ERI_EXGMAC);
  764. eri_update(0x1b0, ERI_MASK_0001, 0x10, 0, ERI_EXGMAC);
  765. eri_update(0xd4, ERI_MASK_0011, 0xc00, 0xff00, ERI_EXGMAC);
  766. // Set early TX
  767. out8(REG_MTPS, 0x27);
  768. // FIXME: Disable PCIe clock request
  769. // enable tx auto fifo
  770. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  771. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  772. // Set EEE LED frequency
  773. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  774. out8(REG_DLLPR, in8(REG_DLLPR) | DLLPR_PFM_ENABLE);
  775. out32(REG_MISC, in32(REG_MISC) | MISC_PWM_ENABLE);
  776. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_SPI_ENABLE);
  777. }
  778. void RTL8168NetworkAdapter::hardware_quirks_h()
  779. {
  780. // disable aspm and clock request before accessing extended phy
  781. out8(REG_CONFIG2, in8(REG_CONFIG2) & ~CFG2_CLOCK_REQUEST_ENABLE);
  782. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_ASPM_ENABLE);
  783. // initialize extended phy
  784. constexpr EPhyUpdate ephy_info[] = {
  785. { 0x1e, 0x800, 0x1 },
  786. { 0x1d, 0, 0x800 },
  787. { 0x5, 0xffff, 0x2089 },
  788. { 0x6, 0xffff, 0x5881 },
  789. { 0x4, 0xffff, 0x154a },
  790. { 0x1, 0xffff, 0x68b }
  791. };
  792. extended_phy_initialize(ephy_info, 6);
  793. // enable tx auto fifo
  794. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  795. // vendor magic values ???
  796. eri_out(0xC8, ERI_MASK_0101, 0x80002, ERI_EXGMAC);
  797. eri_out(0xCC, ERI_MASK_0001, 0x38, ERI_EXGMAC);
  798. eri_out(0xD0, ERI_MASK_0001, 0x48, ERI_EXGMAC);
  799. eri_out(0xE8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  800. csi_enable(CSI_ACCESS_1);
  801. // vendor magic values ???
  802. eri_update(0xDC, ERI_MASK_0001, 0x0, 0x1, ERI_EXGMAC);
  803. eri_update(0xDC, ERI_MASK_0001, 0x1, 0x0, ERI_EXGMAC);
  804. eri_update(0xDC, ERI_MASK_1111, 0x10, 0x0, ERI_EXGMAC);
  805. eri_update(0xD4, ERI_MASK_1111, 0x1F00, 0x0, ERI_EXGMAC);
  806. eri_out(0x5F0, ERI_MASK_0011, 0x4F87, ERI_EXGMAC);
  807. // disable rxdv gate
  808. out32(REG_MISC, in32(REG_MISC) & ~MISC_RXDV_GATE_ENABLE);
  809. // set early TX
  810. out8(REG_MTPS, 0x27);
  811. // vendor magic values ???
  812. eri_out(0xC0, ERI_MASK_0011, 0, ERI_EXGMAC);
  813. eri_out(0xB8, ERI_MASK_0011, 0, ERI_EXGMAC);
  814. // Set EEE LED frequency
  815. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  816. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_PFM_ENABLE);
  817. out8(REG_MISC2, in8(REG_MISC2) & ~MISC2_PFM_D3COLD_ENABLE);
  818. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_TX_10M_PS_ENABLE);
  819. // vendor magic values ???
  820. eri_update(0x1B0, ERI_MASK_0011, 0, 0x1000, ERI_EXGMAC);
  821. // disable l2l3 state
  822. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_READY_TO_L23);
  823. // blackmagic code taken from linux's r8169
  824. phy_out(0x1F, 0x0C42);
  825. auto rg_saw_count = (phy_in(0x13) & 0x3FFF);
  826. phy_out(0x1F, 0);
  827. if (rg_saw_count > 0) {
  828. u16 sw_count_1ms_ini = 16000000 / rg_saw_count;
  829. sw_count_1ms_ini &= 0x0fff;
  830. u32 data = ocp_in(0xd412);
  831. data &= ~0x0fff;
  832. data |= sw_count_1ms_ini;
  833. ocp_out(0xd412, data);
  834. }
  835. u32 data = ocp_in(0xe056);
  836. data &= ~0xf0;
  837. data |= 0x70;
  838. ocp_out(0xe056, data);
  839. data = ocp_in(0xe052);
  840. data &= ~0x6000;
  841. data |= 0x8008;
  842. ocp_out(0xe052, data);
  843. data = ocp_in(0xe0d6);
  844. data &= ~0x1ff;
  845. data |= 0x17f;
  846. ocp_out(0xe0d6, data);
  847. data = ocp_in(0xd420);
  848. data &= ~0x0fff;
  849. data |= 0x47f;
  850. ocp_out(0xd420, data);
  851. ocp_out(0xe63e, 0x1);
  852. ocp_out(0xe63e, 0);
  853. ocp_out(0xc094, 0);
  854. ocp_out(0xc09e, 0);
  855. }
  856. void RTL8168NetworkAdapter::set_phy_speed()
  857. {
  858. // wakeup phy
  859. phy_out(0x1F, 0);
  860. // advertise all available features to get best connection possible
  861. auto auto_negotiation_advertisement = phy_in(PHY_REG_ANAR);
  862. auto_negotiation_advertisement |= ADVERTISE_10_HALF; // 10 mbit half duplex
  863. auto_negotiation_advertisement |= ADVERTISE_10_FULL; // 10 mbit full duplex
  864. auto_negotiation_advertisement |= ADVERTISE_100_HALF; // 100 mbit half duplex
  865. auto_negotiation_advertisement |= ADVERTISE_100_FULL; // 100 mbit full duplex
  866. auto_negotiation_advertisement |= ADVERTISE_PAUSE_CAP; // capable of pause flow control
  867. auto_negotiation_advertisement |= ADVERTISE_PAUSE_ASYM; // capable of asymmetric pause flow control
  868. phy_out(PHY_REG_ANAR, auto_negotiation_advertisement);
  869. auto gigabyte_control = phy_in(PHY_REG_GBCR);
  870. gigabyte_control |= ADVERTISE_1000_HALF; // 1000 mbit half dulpex
  871. gigabyte_control |= ADVERTISE_1000_FULL; // 1000 mbit full duplex
  872. phy_out(PHY_REG_GBCR, gigabyte_control);
  873. // restart auto-negotation with set advertisements
  874. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE | BMCR_RESTART_AUTO_NEGOTIATE);
  875. }
  876. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_rx_descriptors()
  877. {
  878. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  879. for (size_t i = 0; i < number_of_rx_descriptors; ++i) {
  880. auto& descriptor = rx_descriptors[i];
  881. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(RX_BUFFER_SIZE), "RTL8168 RX buffer", Memory::Region::Access::ReadWrite);
  882. VERIFY(region);
  883. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  884. m_rx_buffers_regions.append(region.release_nonnull());
  885. descriptor.buffer_size = RX_BUFFER_SIZE;
  886. descriptor.flags = RXDescriptor::Ownership; // let the NIC know it can use this descriptor
  887. auto physical_address = m_rx_buffers_regions[i].physical_page(0)->paddr().get();
  888. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  889. descriptor.buffer_address_high = (u64)physical_address >> 32; // cast to prevent shift count >= with of type warnings in 32 bit systems
  890. }
  891. rx_descriptors[number_of_rx_descriptors - 1].flags = rx_descriptors[number_of_rx_descriptors - 1].flags | RXDescriptor::EndOfRing;
  892. }
  893. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_tx_descriptors()
  894. {
  895. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  896. for (size_t i = 0; i < number_of_tx_descriptors; ++i) {
  897. auto& descriptor = tx_descriptors[i];
  898. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(TX_BUFFER_SIZE), "RTL8168 TX buffer", Memory::Region::Access::ReadWrite);
  899. VERIFY(region);
  900. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  901. m_tx_buffers_regions.append(region.release_nonnull());
  902. descriptor.flags = TXDescriptor::FirstSegment | TXDescriptor::LastSegment;
  903. auto physical_address = m_tx_buffers_regions[i].physical_page(0)->paddr().get();
  904. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  905. descriptor.buffer_address_high = (u64)physical_address >> 32;
  906. }
  907. tx_descriptors[number_of_tx_descriptors - 1].flags = tx_descriptors[number_of_tx_descriptors - 1].flags | TXDescriptor::EndOfRing;
  908. }
  909. UNMAP_AFTER_INIT RTL8168NetworkAdapter::~RTL8168NetworkAdapter()
  910. {
  911. }
  912. bool RTL8168NetworkAdapter::handle_irq(const RegisterState&)
  913. {
  914. bool was_handled = false;
  915. for (;;) {
  916. int status = in16(REG_ISR);
  917. out16(REG_ISR, status);
  918. m_entropy_source.add_random_event(status);
  919. dbgln_if(RTL8168_DEBUG, "RTL8168: handle_irq status={:#04x}", status);
  920. if ((status & (INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_RX_FIFO_OVERFLOW | INT_SYS_ERR)) == 0)
  921. break;
  922. was_handled = true;
  923. if (status & INT_RXOK) {
  924. dbgln_if(RTL8168_DEBUG, "RTL8168: RX ready");
  925. receive();
  926. }
  927. if (status & INT_RXERR) {
  928. dbgln_if(RTL8168_DEBUG, "RTL8168: RX error - invalid packet");
  929. }
  930. if (status & INT_TXOK) {
  931. dbgln_if(RTL8168_DEBUG, "RTL8168: TX complete");
  932. m_wait_queue.wake_one();
  933. }
  934. if (status & INT_TXERR) {
  935. dbgln_if(RTL8168_DEBUG, "RTL8168: TX error - invalid packet");
  936. }
  937. if (status & INT_RX_OVERFLOW) {
  938. dmesgln("RTL8168: RX descriptor unavailable (packet lost)");
  939. receive();
  940. }
  941. if (status & INT_LINK_CHANGE) {
  942. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  943. dmesgln("RTL8168: Link status changed up={}", m_link_up);
  944. }
  945. if (status & INT_RX_FIFO_OVERFLOW) {
  946. dmesgln("RTL8168: RX FIFO overflow");
  947. receive();
  948. }
  949. if (status & INT_SYS_ERR) {
  950. dmesgln("RTL8168: Fatal system error");
  951. }
  952. }
  953. return was_handled;
  954. }
  955. void RTL8168NetworkAdapter::reset()
  956. {
  957. out8(REG_COMMAND, COMMAND_RESET);
  958. while ((in8(REG_COMMAND) & COMMAND_RESET) != 0)
  959. ;
  960. }
  961. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::read_mac_address()
  962. {
  963. MACAddress mac {};
  964. for (int i = 0; i < 6; i++)
  965. mac[i] = in8(REG_MAC + i);
  966. set_mac_address(mac);
  967. }
  968. void RTL8168NetworkAdapter::send_raw(ReadonlyBytes payload)
  969. {
  970. dbgln_if(RTL8168_DEBUG, "RTL8168: send_raw length={}", payload.size());
  971. if (payload.size() > TX_BUFFER_SIZE) {
  972. dmesgln("RTL8168: Packet was too big; discarding");
  973. return;
  974. }
  975. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  976. auto& free_descriptor = tx_descriptors[m_tx_free_index];
  977. if ((free_descriptor.flags & TXDescriptor::Ownership) != 0) {
  978. dbgln_if(RTL8168_DEBUG, "RTL8168: No free TX buffers, sleeping until one is available");
  979. m_wait_queue.wait_forever("RTL8168NetworkAdapter");
  980. return send_raw(payload);
  981. // if we woke up a TX descriptor is guaranteed to be available, so this should never recurse more than once
  982. // but this can probably be done more cleanly
  983. }
  984. dbgln_if(RTL8168_DEBUG, "RTL8168: Chose descriptor {}", m_tx_free_index);
  985. memcpy(m_tx_buffers_regions[m_tx_free_index].vaddr().as_ptr(), payload.data(), payload.size());
  986. m_tx_free_index = (m_tx_free_index + 1) % number_of_tx_descriptors;
  987. free_descriptor.frame_length = payload.size() & 0x3FFF;
  988. free_descriptor.flags = free_descriptor.flags | TXDescriptor::Ownership;
  989. out8(REG_TXSTART, TXSTART_START); // FIXME: this shouldnt be done so often, we should look into doing this using the watchdog timer
  990. }
  991. void RTL8168NetworkAdapter::receive()
  992. {
  993. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  994. for (u16 i = 0; i < number_of_rx_descriptors; ++i) {
  995. auto descriptor_index = (m_rx_free_index + i) % number_of_rx_descriptors;
  996. auto& descriptor = rx_descriptors[descriptor_index];
  997. if ((descriptor.flags & RXDescriptor::Ownership) != 0) {
  998. m_rx_free_index = descriptor_index;
  999. break;
  1000. }
  1001. u16 flags = descriptor.flags;
  1002. u16 length = descriptor.buffer_size & 0x3FFF;
  1003. dbgln_if(RTL8168_DEBUG, "RTL8168: receive, flags={:#04x}, length={}, descriptor={}", flags, length, descriptor_index);
  1004. if (length > RX_BUFFER_SIZE || (flags & RXDescriptor::ErrorSummary) != 0) {
  1005. dmesgln("RTL8168: receive got bad packet, flags={:#04x}, length={}", flags, length);
  1006. } else if ((flags & RXDescriptor::FirstSegment) != 0 && (flags & RXDescriptor::LastSegment) == 0) {
  1007. VERIFY_NOT_REACHED();
  1008. // Our maximum received packet size is smaller than the descriptor buffer size, so packets should never be segmented
  1009. // if this happens on a real NIC it might not respect that, and we will have to support packet segmentation
  1010. } else {
  1011. did_receive({ m_rx_buffers_regions[descriptor_index].vaddr().as_ptr(), length });
  1012. }
  1013. descriptor.buffer_size = RX_BUFFER_SIZE;
  1014. flags = RXDescriptor::Ownership;
  1015. if (descriptor_index == number_of_rx_descriptors - 1)
  1016. flags |= RXDescriptor::EndOfRing;
  1017. descriptor.flags = flags; // let the NIC know it can use this descriptor again
  1018. }
  1019. }
  1020. void RTL8168NetworkAdapter::out8(u16 address, u8 data)
  1021. {
  1022. m_io_base.offset(address).out(data);
  1023. }
  1024. void RTL8168NetworkAdapter::out16(u16 address, u16 data)
  1025. {
  1026. m_io_base.offset(address).out(data);
  1027. }
  1028. void RTL8168NetworkAdapter::out32(u16 address, u32 data)
  1029. {
  1030. m_io_base.offset(address).out(data);
  1031. }
  1032. void RTL8168NetworkAdapter::out64(u16 address, u64 data)
  1033. {
  1034. // ORDER MATTERS: Some NICs require the high part of the address to be written first
  1035. m_io_base.offset(address + 4).out((u32)(data >> 32));
  1036. m_io_base.offset(address).out((u32)(data & 0xFFFFFFFF));
  1037. }
  1038. u8 RTL8168NetworkAdapter::in8(u16 address)
  1039. {
  1040. return m_io_base.offset(address).in<u8>();
  1041. }
  1042. u16 RTL8168NetworkAdapter::in16(u16 address)
  1043. {
  1044. return m_io_base.offset(address).in<u16>();
  1045. }
  1046. u32 RTL8168NetworkAdapter::in32(u16 address)
  1047. {
  1048. return m_io_base.offset(address).in<u32>();
  1049. }
  1050. void RTL8168NetworkAdapter::phy_out(u8 address, u16 data)
  1051. {
  1052. if (m_version == ChipVersion::Version11) {
  1053. TODO();
  1054. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1055. TODO();
  1056. } else if (m_version >= ChipVersion::Version21) {
  1057. if (address == 0x1F) {
  1058. m_ocp_base_address = data ? data << 4 : OCP_STANDARD_PHY_BASE;
  1059. return;
  1060. }
  1061. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1062. address -= 0x10;
  1063. ocp_phy_out(m_ocp_base_address + address * 2, data);
  1064. } else {
  1065. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1066. out32(REG_PHYACCESS, PHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1067. while ((in32(REG_PHYACCESS) & PHY_FLAG) != 0)
  1068. ;
  1069. }
  1070. }
  1071. u16 RTL8168NetworkAdapter::phy_in(u8 address)
  1072. {
  1073. if (m_version == ChipVersion::Version11) {
  1074. TODO();
  1075. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1076. TODO();
  1077. } else if (m_version >= ChipVersion::Version21) {
  1078. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1079. address -= 0x10;
  1080. return ocp_phy_in(m_ocp_base_address + address * 2);
  1081. } else {
  1082. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1083. out32(REG_PHYACCESS, (address & 0x1F) << 16);
  1084. while ((in32(REG_PHYACCESS) & PHY_FLAG) == 0)
  1085. ;
  1086. return in32(REG_PHYACCESS) & 0xFFFF;
  1087. }
  1088. }
  1089. void RTL8168NetworkAdapter::phy_update(u32 address, u32 set, u32 clear)
  1090. {
  1091. auto value = phy_in(address);
  1092. phy_out(address, (value & ~clear) | set);
  1093. }
  1094. void RTL8168NetworkAdapter::phy_out_batch(const PhyRegister phy_registers[], size_t length)
  1095. {
  1096. for (size_t i = 0; i < length; i++) {
  1097. phy_out(phy_registers[i].address, phy_registers[i].data);
  1098. }
  1099. }
  1100. void RTL8168NetworkAdapter::extended_phy_out(u8 address, u16 data)
  1101. {
  1102. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1103. out32(REG_EPHYACCESS, EPHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1104. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) != 0)
  1105. ;
  1106. }
  1107. u16 RTL8168NetworkAdapter::extended_phy_in(u8 address)
  1108. {
  1109. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1110. out32(REG_EPHYACCESS, (address & 0x1F) << 16);
  1111. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) == 0)
  1112. ;
  1113. return in32(REG_EPHYACCESS) & 0xFFFF;
  1114. }
  1115. void RTL8168NetworkAdapter::extended_phy_initialize(const EPhyUpdate ephy_info[], size_t length)
  1116. {
  1117. for (size_t i = 0; i < length; i++) {
  1118. auto updated_value = (extended_phy_in(ephy_info[i].offset) & ~ephy_info[i].clear) | ephy_info[i].set;
  1119. extended_phy_out(ephy_info[i].offset, updated_value);
  1120. }
  1121. }
  1122. void RTL8168NetworkAdapter::eri_out(u32 address, u32 mask, u32 data, u32 type)
  1123. {
  1124. out32(REG_ERI_DATA, data);
  1125. out32(REG_ERI_ADDR, ERI_FLAG | type | mask | address);
  1126. while ((in32(REG_ERI_ADDR) & ERI_FLAG) != 0)
  1127. ;
  1128. }
  1129. u32 RTL8168NetworkAdapter::eri_in(u32 address, u32 type)
  1130. {
  1131. out32(REG_ERI_ADDR, type | ERI_MASK_1111 | address);
  1132. while ((in32(REG_ERI_ADDR) & ERI_FLAG) == 0)
  1133. ;
  1134. return in32(REG_ERI_DATA);
  1135. }
  1136. void RTL8168NetworkAdapter::eri_update(u32 address, u32 mask, u32 set, u32 clear, u32 type)
  1137. {
  1138. auto value = eri_in(address, type);
  1139. eri_out(address, mask, (value & ~clear) | set, type);
  1140. }
  1141. void RTL8168NetworkAdapter::exgmac_out_batch(const ExgMacRegister exgmac_registers[], size_t length)
  1142. {
  1143. for (size_t i = 0; i < length; i++) {
  1144. eri_out(exgmac_registers[i].address, exgmac_registers[i].mask, exgmac_registers[i].value, ERI_EXGMAC);
  1145. }
  1146. }
  1147. void RTL8168NetworkAdapter::csi_out(u32 address, u32 data)
  1148. {
  1149. VERIFY(m_version >= ChipVersion::Version4);
  1150. out32(REG_CSI_DATA, data);
  1151. auto modifier = CSI_BYTE_ENABLE;
  1152. if (m_version == ChipVersion::Version20) {
  1153. modifier |= CSI_FUNC_NIC;
  1154. } else if (m_version == ChipVersion::Version26) {
  1155. modifier |= CSI_FUNC_NIC2;
  1156. }
  1157. out32(REG_CSI_ADDR, CSI_FLAG | (address & 0xFFF) | modifier);
  1158. while ((in32(REG_CSI_ADDR) & CSI_FLAG) != 0)
  1159. ;
  1160. }
  1161. u32 RTL8168NetworkAdapter::csi_in(u32 address)
  1162. {
  1163. VERIFY(m_version >= ChipVersion::Version4);
  1164. auto modifier = CSI_BYTE_ENABLE;
  1165. if (m_version == ChipVersion::Version20) {
  1166. modifier |= CSI_FUNC_NIC;
  1167. } else if (m_version == ChipVersion::Version26) {
  1168. modifier |= CSI_FUNC_NIC2;
  1169. }
  1170. out32(REG_CSI_ADDR, (address & 0xFFF) | modifier);
  1171. while ((in32(REG_CSI_ADDR) & CSI_FLAG) == 0)
  1172. ;
  1173. return in32(REG_CSI_DATA) & 0xFFFF;
  1174. }
  1175. void RTL8168NetworkAdapter::csi_enable(u32 bits)
  1176. {
  1177. auto csi = csi_in(0x70c) & 0x00ffffff;
  1178. csi_out(0x70c, csi | bits);
  1179. }
  1180. void RTL8168NetworkAdapter::ocp_out(u32 address, u32 data)
  1181. {
  1182. VERIFY((address & 0xFFFF0001) == 0);
  1183. out32(REG_OCP_DATA, OCP_FLAG | address << 15 | data);
  1184. }
  1185. u32 RTL8168NetworkAdapter::ocp_in(u32 address)
  1186. {
  1187. VERIFY((address & 0xFFFF0001) == 0);
  1188. out32(REG_OCP_DATA, address << 15);
  1189. return in32(REG_OCP_DATA);
  1190. }
  1191. void RTL8168NetworkAdapter::ocp_phy_out(u32 address, u32 data)
  1192. {
  1193. VERIFY((address & 0xFFFF0001) == 0);
  1194. out32(REG_GPHY_OCP, OCP_FLAG | (address << 15) | data);
  1195. while ((in32(REG_GPHY_OCP) & OCP_FLAG) != 0)
  1196. ;
  1197. }
  1198. u16 RTL8168NetworkAdapter::ocp_phy_in(u32 address)
  1199. {
  1200. VERIFY((address & 0xFFFF0001) == 0);
  1201. out32(REG_GPHY_OCP, address << 15);
  1202. while ((in32(REG_GPHY_OCP) & OCP_FLAG) == 0)
  1203. ;
  1204. return in32(REG_GPHY_OCP) & 0xFFFF;
  1205. }
  1206. void RTL8168NetworkAdapter::identify_chip_version()
  1207. {
  1208. auto transmit_config = in32(REG_TXCFG);
  1209. auto registers = transmit_config & 0x7c800000;
  1210. auto hw_version_id = transmit_config & 0x700000;
  1211. m_version_uncertain = false;
  1212. switch (registers) {
  1213. case 0x30000000:
  1214. m_version = ChipVersion::Version1;
  1215. break;
  1216. case 0x38000000:
  1217. if (hw_version_id == 00000) {
  1218. m_version = ChipVersion::Version2;
  1219. } else if (hw_version_id == 0x500000) {
  1220. m_version = ChipVersion::Version3;
  1221. } else {
  1222. m_version = ChipVersion::Version3;
  1223. m_version_uncertain = true;
  1224. }
  1225. break;
  1226. case 0x3C000000:
  1227. if (hw_version_id == 00000) {
  1228. m_version = ChipVersion::Version4;
  1229. } else if (hw_version_id == 0x200000) {
  1230. m_version = ChipVersion::Version5;
  1231. } else if (hw_version_id == 0x400000) {
  1232. m_version = ChipVersion::Version6;
  1233. } else {
  1234. m_version = ChipVersion::Version6;
  1235. m_version_uncertain = true;
  1236. }
  1237. break;
  1238. case 0x3C800000:
  1239. if (hw_version_id == 0x100000) {
  1240. m_version = ChipVersion::Version7;
  1241. } else if (hw_version_id == 0x300000) {
  1242. m_version = ChipVersion::Version8;
  1243. } else {
  1244. m_version = ChipVersion::Version8;
  1245. m_version_uncertain = true;
  1246. }
  1247. break;
  1248. case 0x28000000:
  1249. if (hw_version_id == 0x100000) {
  1250. m_version = ChipVersion::Version9;
  1251. } else if (hw_version_id == 0x300000) {
  1252. m_version = ChipVersion::Version10;
  1253. } else {
  1254. m_version = ChipVersion::Version10;
  1255. m_version_uncertain = true;
  1256. }
  1257. break;
  1258. case 0x28800000:
  1259. if (hw_version_id == 00000) {
  1260. m_version = ChipVersion::Version11;
  1261. } else if (hw_version_id == 0x200000) {
  1262. m_version = ChipVersion::Version12;
  1263. } else if (hw_version_id == 0x300000) {
  1264. m_version = ChipVersion::Version13;
  1265. } else {
  1266. m_version = ChipVersion::Version13;
  1267. m_version_uncertain = true;
  1268. }
  1269. break;
  1270. case 0x2C000000:
  1271. if (hw_version_id == 0x100000) {
  1272. m_version = ChipVersion::Version14;
  1273. } else if (hw_version_id == 0x200000) {
  1274. m_version = ChipVersion::Version15;
  1275. } else {
  1276. m_version = ChipVersion::Version15;
  1277. m_version_uncertain = true;
  1278. }
  1279. break;
  1280. case 0x2C800000:
  1281. if (hw_version_id == 00000) {
  1282. m_version = ChipVersion::Version16;
  1283. } else if (hw_version_id == 0x100000) {
  1284. m_version = ChipVersion::Version17;
  1285. } else {
  1286. m_version = ChipVersion::Version17;
  1287. m_version_uncertain = true;
  1288. }
  1289. break;
  1290. case 0x48000000:
  1291. if (hw_version_id == 00000) {
  1292. m_version = ChipVersion::Version18;
  1293. } else if (hw_version_id == 0x100000) {
  1294. m_version = ChipVersion::Version19;
  1295. } else {
  1296. m_version = ChipVersion::Version19;
  1297. m_version_uncertain = true;
  1298. }
  1299. break;
  1300. case 0x48800000:
  1301. if (hw_version_id == 00000) {
  1302. m_version = ChipVersion::Version20;
  1303. } else {
  1304. m_version = ChipVersion::Version20;
  1305. m_version_uncertain = true;
  1306. }
  1307. break;
  1308. case 0x4C000000:
  1309. if (hw_version_id == 00000) {
  1310. m_version = ChipVersion::Version21;
  1311. } else if (hw_version_id == 0x100000) {
  1312. m_version = ChipVersion::Version22;
  1313. } else {
  1314. m_version = ChipVersion::Version22;
  1315. m_version_uncertain = true;
  1316. }
  1317. break;
  1318. case 0x50000000:
  1319. if (hw_version_id == 00000) {
  1320. m_version = ChipVersion::Version23;
  1321. } else if (hw_version_id == 0x100000) {
  1322. m_version = ChipVersion::Version27;
  1323. } else if (hw_version_id == 0x200000) {
  1324. m_version = ChipVersion::Version28;
  1325. } else {
  1326. m_version = ChipVersion::Version28;
  1327. m_version_uncertain = true;
  1328. }
  1329. break;
  1330. case 0x50800000:
  1331. if (hw_version_id == 00000) {
  1332. m_version = ChipVersion::Version24;
  1333. } else if (hw_version_id == 0x100000) {
  1334. m_version = ChipVersion::Version25;
  1335. } else {
  1336. m_version = ChipVersion::Version25;
  1337. m_version_uncertain = true;
  1338. }
  1339. break;
  1340. case 0x5C800000:
  1341. if (hw_version_id == 00000) {
  1342. m_version = ChipVersion::Version26;
  1343. } else {
  1344. m_version = ChipVersion::Version26;
  1345. m_version_uncertain = true;
  1346. }
  1347. break;
  1348. case 0x54000000:
  1349. if (hw_version_id == 00000) {
  1350. m_version = ChipVersion::Version29;
  1351. } else if (hw_version_id == 0x100000) {
  1352. m_version = ChipVersion::Version30;
  1353. } else {
  1354. m_version = ChipVersion::Version30;
  1355. m_version_uncertain = true;
  1356. }
  1357. break;
  1358. default:
  1359. dbgln_if(RTL8168_DEBUG, "Unable to determine device version: {:#04x}", registers);
  1360. m_version = ChipVersion::Unknown;
  1361. m_version_uncertain = true;
  1362. break;
  1363. }
  1364. }
  1365. String RTL8168NetworkAdapter::possible_device_name()
  1366. {
  1367. switch (m_version) { // We are following *BSD's versioning scheme, the comments note linux's versioning scheme, but they dont match up exactly
  1368. case ChipVersion::Version1:
  1369. case ChipVersion::Version2:
  1370. case ChipVersion::Version3:
  1371. return "RTL8168B/8111B"; // 11, 12, 17
  1372. case ChipVersion::Version4:
  1373. case ChipVersion::Version5:
  1374. case ChipVersion::Version6:
  1375. return "RTL8168C/8111C"; // 19, 20, 21, 22
  1376. case ChipVersion::Version7:
  1377. case ChipVersion::Version8:
  1378. return "RTL8168CP/8111CP"; // 18, 23, 24
  1379. case ChipVersion::Version9:
  1380. case ChipVersion::Version10:
  1381. return "RTL8168D/8111D"; // 25, 26
  1382. case ChipVersion::Version11:
  1383. case ChipVersion::Version12:
  1384. case ChipVersion::Version13:
  1385. return "RTL8168DP/8111DP"; // 27, 28, 31
  1386. case ChipVersion::Version14:
  1387. case ChipVersion::Version15:
  1388. return "RTL8168E/8111E"; // 32, 33
  1389. case ChipVersion::Version16:
  1390. case ChipVersion::Version17:
  1391. return "RTL8168E-VL/8111E-VL"; // 34
  1392. case ChipVersion::Version18:
  1393. case ChipVersion::Version19:
  1394. return "RTL8168F/8111F"; // 35, 36
  1395. case ChipVersion::Version20:
  1396. return "RTL8411"; // 38
  1397. case ChipVersion::Version21:
  1398. case ChipVersion::Version22:
  1399. return "RTL8168G/8111G"; // 40, 41, 42
  1400. case ChipVersion::Version23:
  1401. case ChipVersion::Version27:
  1402. case ChipVersion::Version28:
  1403. return "RTL8168EP/8111EP"; // 49, 50, 51
  1404. case ChipVersion::Version24:
  1405. case ChipVersion::Version25:
  1406. return "RTL8168GU/8111GU"; // ???
  1407. case ChipVersion::Version26:
  1408. return "RTL8411B"; // 44
  1409. case ChipVersion::Version29:
  1410. case ChipVersion::Version30:
  1411. return "RTL8168H/8111H"; // 45, 46
  1412. case ChipVersion::Unknown:
  1413. return "Unknown";
  1414. }
  1415. VERIFY_NOT_REACHED();
  1416. }
  1417. bool RTL8168NetworkAdapter::link_full_duplex()
  1418. {
  1419. u8 phystatus = in8(REG_PHYSTATUS);
  1420. return !!(phystatus & (PHYSTATUS_FULLDUP | PHYSTATUS_1000MF));
  1421. }
  1422. i32 RTL8168NetworkAdapter::link_speed()
  1423. {
  1424. if (!link_up())
  1425. return NetworkAdapter::LINKSPEED_INVALID;
  1426. u8 phystatus = in8(REG_PHYSTATUS);
  1427. if (phystatus & PHYSTATUS_1000MF)
  1428. return 1000;
  1429. if (phystatus & PHYSTATUS_100M)
  1430. return 100;
  1431. if (phystatus & PHYSTATUS_10M)
  1432. return 10;
  1433. return NetworkAdapter::LINKSPEED_INVALID;
  1434. }
  1435. }