PATAChannel.cpp 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * Copyright (c) 2018-2020, Andreas Kling <kling@serenityos.org>
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. *
  8. * 1. Redistributions of source code must retain the above copyright notice, this
  9. * list of conditions and the following disclaimer.
  10. *
  11. * 2. Redistributions in binary form must reproduce the above copyright notice,
  12. * this list of conditions and the following disclaimer in the documentation
  13. * and/or other materials provided with the distribution.
  14. *
  15. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  16. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  17. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  19. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  20. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  22. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  23. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  24. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. */
  26. #include <AK/ByteBuffer.h>
  27. #include <AK/Singleton.h>
  28. #include <AK/StringView.h>
  29. #include <Kernel/Devices/PATAChannel.h>
  30. #include <Kernel/Devices/PATADiskDevice.h>
  31. #include <Kernel/FileSystem/ProcFS.h>
  32. #include <Kernel/IO.h>
  33. #include <Kernel/Process.h>
  34. #include <Kernel/VM/MemoryManager.h>
  35. namespace Kernel {
  36. #define PATA_PRIMARY_IRQ 14
  37. #define PATA_SECONDARY_IRQ 15
  38. //#define PATA_DEBUG
  39. #define ATA_SR_BSY 0x80
  40. #define ATA_SR_DRDY 0x40
  41. #define ATA_SR_DF 0x20
  42. #define ATA_SR_DSC 0x10
  43. #define ATA_SR_DRQ 0x08
  44. #define ATA_SR_CORR 0x04
  45. #define ATA_SR_IDX 0x02
  46. #define ATA_SR_ERR 0x01
  47. #define ATA_ER_BBK 0x80
  48. #define ATA_ER_UNC 0x40
  49. #define ATA_ER_MC 0x20
  50. #define ATA_ER_IDNF 0x10
  51. #define ATA_ER_MCR 0x08
  52. #define ATA_ER_ABRT 0x04
  53. #define ATA_ER_TK0NF 0x02
  54. #define ATA_ER_AMNF 0x01
  55. #define ATA_CMD_READ_PIO 0x20
  56. #define ATA_CMD_READ_PIO_EXT 0x24
  57. #define ATA_CMD_READ_DMA 0xC8
  58. #define ATA_CMD_READ_DMA_EXT 0x25
  59. #define ATA_CMD_WRITE_PIO 0x30
  60. #define ATA_CMD_WRITE_PIO_EXT 0x34
  61. #define ATA_CMD_WRITE_DMA 0xCA
  62. #define ATA_CMD_WRITE_DMA_EXT 0x35
  63. #define ATA_CMD_CACHE_FLUSH 0xE7
  64. #define ATA_CMD_CACHE_FLUSH_EXT 0xEA
  65. #define ATA_CMD_PACKET 0xA0
  66. #define ATA_CMD_IDENTIFY_PACKET 0xA1
  67. #define ATA_CMD_IDENTIFY 0xEC
  68. #define ATAPI_CMD_READ 0xA8
  69. #define ATAPI_CMD_EJECT 0x1B
  70. #define ATA_IDENT_DEVICETYPE 0
  71. #define ATA_IDENT_CYLINDERS 2
  72. #define ATA_IDENT_HEADS 6
  73. #define ATA_IDENT_SECTORS 12
  74. #define ATA_IDENT_SERIAL 20
  75. #define ATA_IDENT_MODEL 54
  76. #define ATA_IDENT_CAPABILITIES 98
  77. #define ATA_IDENT_FIELDVALID 106
  78. #define ATA_IDENT_MAX_LBA 120
  79. #define ATA_IDENT_COMMANDSETS 164
  80. #define ATA_IDENT_MAX_LBA_EXT 200
  81. #define IDE_ATA 0x00
  82. #define IDE_ATAPI 0x01
  83. #define ATA_REG_DATA 0x00
  84. #define ATA_REG_ERROR 0x01
  85. #define ATA_REG_FEATURES 0x01
  86. #define ATA_REG_SECCOUNT0 0x02
  87. #define ATA_REG_LBA0 0x03
  88. #define ATA_REG_LBA1 0x04
  89. #define ATA_REG_LBA2 0x05
  90. #define ATA_REG_HDDEVSEL 0x06
  91. #define ATA_REG_COMMAND 0x07
  92. #define ATA_REG_STATUS 0x07
  93. #define ATA_CTL_CONTROL 0x00
  94. #define ATA_CTL_ALTSTATUS 0x00
  95. #define ATA_CTL_DEVADDRESS 0x01
  96. #define PCI_Mass_Storage_Class 0x1
  97. #define PCI_IDE_Controller_Subclass 0x1
  98. static AK::Singleton<Lock> s_pata_lock;
  99. static Lock& s_lock()
  100. {
  101. return *s_pata_lock;
  102. };
  103. OwnPtr<PATAChannel> PATAChannel::create(ChannelType type, bool force_pio)
  104. {
  105. PCI::Address pci_address;
  106. PCI::enumerate([&](const PCI::Address& address, PCI::ID id) {
  107. if (PCI::get_class(address) == PCI_Mass_Storage_Class && PCI::get_subclass(address) == PCI_IDE_Controller_Subclass) {
  108. pci_address = address;
  109. klog() << "PATAChannel: PATA Controller found, ID " << id;
  110. }
  111. });
  112. return make<PATAChannel>(pci_address, type, force_pio);
  113. }
  114. PATAChannel::PATAChannel(PCI::Address address, ChannelType type, bool force_pio)
  115. : PCI::Device(address, (type == ChannelType::Primary ? PATA_PRIMARY_IRQ : PATA_SECONDARY_IRQ))
  116. , m_channel_number((type == ChannelType::Primary ? 0 : 1))
  117. , m_io_base((type == ChannelType::Primary ? 0x1F0 : 0x170))
  118. , m_control_base((type == ChannelType::Primary ? 0x3f6 : 0x376))
  119. , m_bus_master_base(PCI::get_BAR4(pci_address()) & 0xfffc)
  120. {
  121. disable_irq();
  122. m_dma_enabled.resource() = !force_pio;
  123. ProcFS::add_sys_bool("ide_dma", m_dma_enabled);
  124. initialize(force_pio);
  125. detect_disks();
  126. disable_irq();
  127. }
  128. PATAChannel::~PATAChannel()
  129. {
  130. }
  131. void PATAChannel::prepare_for_irq()
  132. {
  133. cli();
  134. enable_irq();
  135. }
  136. void PATAChannel::initialize(bool force_pio)
  137. {
  138. PCI::enable_interrupt_line(pci_address());
  139. if (force_pio) {
  140. klog() << "PATAChannel: Requested to force PIO mode; not setting up DMA";
  141. return;
  142. }
  143. // Let's try to set up DMA transfers.
  144. PCI::enable_bus_mastering(pci_address());
  145. m_prdt_page = MM.allocate_supervisor_physical_page();
  146. prdt().end_of_table = 0x8000;
  147. m_dma_buffer_page = MM.allocate_supervisor_physical_page();
  148. klog() << "PATAChannel: Bus master IDE: " << m_bus_master_base;
  149. }
  150. static void print_ide_status(u8 status)
  151. {
  152. klog() << "PATAChannel: print_ide_status: DRQ=" << ((status & ATA_SR_DRQ) != 0) << " BSY=" << ((status & ATA_SR_BSY) != 0) << " DRDY=" << ((status & ATA_SR_DRDY) != 0) << " DSC=" << ((status & ATA_SR_DSC) != 0) << " DF=" << ((status & ATA_SR_DF) != 0) << " CORR=" << ((status & ATA_SR_CORR) != 0) << " IDX=" << ((status & ATA_SR_IDX) != 0) << " ERR=" << ((status & ATA_SR_ERR) != 0);
  153. }
  154. void PATAChannel::wait_for_irq()
  155. {
  156. Thread::current()->wait_on(m_irq_queue, "PATAChannel");
  157. disable_irq();
  158. }
  159. void PATAChannel::handle_irq(const RegisterState&)
  160. {
  161. u8 status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  162. m_entropy_source.add_random_event(status);
  163. u8 bstatus = m_bus_master_base.offset(2).in<u8>();
  164. if (!(bstatus & 0x4)) {
  165. // interrupt not from this device, ignore
  166. #ifdef PATA_DEBUG
  167. klog() << "PATAChannel: ignore interrupt";
  168. #endif
  169. return;
  170. }
  171. if (status & ATA_SR_ERR) {
  172. print_ide_status(status);
  173. m_device_error = m_io_base.offset(ATA_REG_ERROR).in<u8>();
  174. klog() << "PATAChannel: Error " << String::format("%b", m_device_error) << "!";
  175. } else {
  176. m_device_error = 0;
  177. }
  178. #ifdef PATA_DEBUG
  179. klog() << "PATAChannel: interrupt: DRQ=" << ((status & ATA_SR_DRQ) != 0) << " BSY=" << ((status & ATA_SR_BSY) != 0) << " DRDY=" << ((status & ATA_SR_DRDY) != 0);
  180. #endif
  181. m_irq_queue.wake_all();
  182. }
  183. static void io_delay()
  184. {
  185. for (int i = 0; i < 4; ++i)
  186. IO::in8(0x3f6);
  187. }
  188. void PATAChannel::detect_disks()
  189. {
  190. // There are only two possible disks connected to a channel
  191. for (auto i = 0; i < 2; i++) {
  192. m_io_base.offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | (i << 4)); // First, we need to select the drive itself
  193. // Apparently these need to be 0 before sending IDENTIFY?!
  194. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(0x00);
  195. m_io_base.offset(ATA_REG_LBA0).out<u8>(0x00);
  196. m_io_base.offset(ATA_REG_LBA1).out<u8>(0x00);
  197. m_io_base.offset(ATA_REG_LBA2).out<u8>(0x00);
  198. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_IDENTIFY); // Send the ATA_IDENTIFY command
  199. // Wait for the BSY flag to be reset
  200. while (m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY)
  201. ;
  202. if (m_io_base.offset(ATA_REG_STATUS).in<u8>() == 0x00) {
  203. #ifdef PATA_DEBUG
  204. klog() << "PATAChannel: No " << (i == 0 ? "master" : "slave") << " disk detected!";
  205. #endif
  206. continue;
  207. }
  208. ByteBuffer wbuf = ByteBuffer::create_uninitialized(512);
  209. ByteBuffer bbuf = ByteBuffer::create_uninitialized(512);
  210. u8* b = bbuf.data();
  211. u16* w = (u16*)wbuf.data();
  212. const u16* wbufbase = (u16*)wbuf.data();
  213. for (u32 i = 0; i < 256; ++i) {
  214. u16 data = m_io_base.offset(ATA_REG_DATA).in<u16>();
  215. *(w++) = data;
  216. *(b++) = MSB(data);
  217. *(b++) = LSB(data);
  218. }
  219. // "Unpad" the device name string.
  220. for (u32 i = 93; i > 54 && bbuf[i] == ' '; --i)
  221. bbuf[i] = 0;
  222. u8 cyls = wbufbase[1];
  223. u8 heads = wbufbase[3];
  224. u8 spt = wbufbase[6];
  225. klog() << "PATAChannel: Name=" << ((char*)bbuf.data() + 54) << ", C/H/Spt=" << cyls << "/" << heads << "/" << spt;
  226. int major = (m_channel_number == 0) ? 3 : 4;
  227. if (i == 0) {
  228. m_master = PATADiskDevice::create(*this, PATADiskDevice::DriveType::Master, major, 0);
  229. m_master->set_drive_geometry(cyls, heads, spt);
  230. } else {
  231. m_slave = PATADiskDevice::create(*this, PATADiskDevice::DriveType::Slave, major, 1);
  232. m_slave->set_drive_geometry(cyls, heads, spt);
  233. }
  234. }
  235. }
  236. bool PATAChannel::ata_read_sectors_with_dma(u32 lba, u16 count, UserOrKernelBuffer& outbuf, bool slave_request)
  237. {
  238. LOCKER(s_lock());
  239. #ifdef PATA_DEBUG
  240. dbg() << "PATAChannel::ata_read_sectors_with_dma (" << lba << " x" << count << ") -> " << outbuf.user_or_kernel_ptr();
  241. #endif
  242. prdt().offset = m_dma_buffer_page->paddr();
  243. prdt().size = 512 * count;
  244. ASSERT(prdt().size <= PAGE_SIZE);
  245. // Stop bus master
  246. m_bus_master_base.out<u8>(0);
  247. // Write the PRDT location
  248. m_bus_master_base.offset(4).out(m_prdt_page->paddr().get());
  249. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  250. m_bus_master_base.offset(2).out<u8>(m_bus_master_base.offset(2).in<u8>() | 0x6);
  251. // Set transfer direction
  252. m_bus_master_base.out<u8>(0x8);
  253. while (m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY)
  254. ;
  255. m_control_base.offset(ATA_CTL_CONTROL).out<u8>(0);
  256. m_io_base.offset(ATA_REG_HDDEVSEL).out<u8>(0x40 | (static_cast<u8>(slave_request) << 4));
  257. io_delay();
  258. m_io_base.offset(ATA_REG_FEATURES).out<u16>(0);
  259. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(0);
  260. m_io_base.offset(ATA_REG_LBA0).out<u8>(0);
  261. m_io_base.offset(ATA_REG_LBA1).out<u8>(0);
  262. m_io_base.offset(ATA_REG_LBA2).out<u8>(0);
  263. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(count);
  264. m_io_base.offset(ATA_REG_LBA0).out<u8>((lba & 0x000000ff) >> 0);
  265. m_io_base.offset(ATA_REG_LBA1).out<u8>((lba & 0x0000ff00) >> 8);
  266. m_io_base.offset(ATA_REG_LBA2).out<u8>((lba & 0x00ff0000) >> 16);
  267. for (;;) {
  268. auto status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  269. if (!(status & ATA_SR_BSY) && (status & ATA_SR_DRDY))
  270. break;
  271. }
  272. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_READ_DMA_EXT);
  273. io_delay();
  274. prepare_for_irq();
  275. // Start bus master
  276. m_bus_master_base.out<u8>(0x9);
  277. wait_for_irq();
  278. if (m_device_error)
  279. return false;
  280. if (!outbuf.write(m_dma_buffer_page->paddr().offset(0xc0000000).as_ptr(), 512 * count))
  281. return false; // TODO: -EFAULT
  282. // I read somewhere that this may trigger a cache flush so let's do it.
  283. m_bus_master_base.offset(2).out<u8>(m_bus_master_base.offset(2).in<u8>() | 0x6);
  284. return true;
  285. }
  286. bool PATAChannel::ata_write_sectors_with_dma(u32 lba, u16 count, const UserOrKernelBuffer& inbuf, bool slave_request)
  287. {
  288. LOCKER(s_lock());
  289. #ifdef PATA_DEBUG
  290. dbg() << "PATAChannel::ata_write_sectors_with_dma (" << lba << " x" << count << ") <- " << inbuf.user_or_kernel_ptr();
  291. #endif
  292. prdt().offset = m_dma_buffer_page->paddr();
  293. prdt().size = 512 * count;
  294. if (!inbuf.read(m_dma_buffer_page->paddr().offset(0xc0000000).as_ptr(), 512 * count))
  295. return false; // TODO: -EFAULT
  296. ASSERT(prdt().size <= PAGE_SIZE);
  297. // Stop bus master
  298. m_bus_master_base.out<u8>(0);
  299. // Write the PRDT location
  300. m_bus_master_base.offset(4).out<u32>(m_prdt_page->paddr().get());
  301. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  302. m_bus_master_base.offset(2).out<u8>(m_bus_master_base.offset(2).in<u8>() | 0x6);
  303. while (m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY)
  304. ;
  305. m_control_base.offset(ATA_CTL_CONTROL).out<u8>(0);
  306. m_io_base.offset(ATA_REG_HDDEVSEL).out<u8>(0x40 | (static_cast<u8>(slave_request) << 4));
  307. io_delay();
  308. m_io_base.offset(ATA_REG_FEATURES).out<u16>(0);
  309. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(0);
  310. m_io_base.offset(ATA_REG_LBA0).out<u8>(0);
  311. m_io_base.offset(ATA_REG_LBA1).out<u8>(0);
  312. m_io_base.offset(ATA_REG_LBA2).out<u8>(0);
  313. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(count);
  314. m_io_base.offset(ATA_REG_LBA0).out<u8>((lba & 0x000000ff) >> 0);
  315. m_io_base.offset(ATA_REG_LBA1).out<u8>((lba & 0x0000ff00) >> 8);
  316. m_io_base.offset(ATA_REG_LBA2).out<u8>((lba & 0x00ff0000) >> 16);
  317. for (;;) {
  318. auto status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  319. if (!(status & ATA_SR_BSY) && (status & ATA_SR_DRDY))
  320. break;
  321. }
  322. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_WRITE_DMA_EXT);
  323. io_delay();
  324. prepare_for_irq();
  325. // Start bus master
  326. m_bus_master_base.out<u8>(0x1);
  327. wait_for_irq();
  328. if (m_device_error)
  329. return false;
  330. // I read somewhere that this may trigger a cache flush so let's do it.
  331. m_bus_master_base.offset(2).out<u8>(m_bus_master_base.offset(2).in<u8>() | 0x6);
  332. return true;
  333. }
  334. bool PATAChannel::ata_read_sectors(u32 lba, u16 count, UserOrKernelBuffer& outbuf, bool slave_request)
  335. {
  336. ASSERT(count <= 256);
  337. LOCKER(s_lock());
  338. #ifdef PATA_DEBUG
  339. dbg() << "PATAChannel::ata_read_sectors request (" << count << " sector(s) @ " << lba << " into " << outbuf.user_or_kernel_ptr() << ")";
  340. #endif
  341. while (m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY)
  342. ;
  343. #ifdef PATA_DEBUG
  344. klog() << "PATAChannel: Reading " << count << " sector(s) @ LBA " << lba;
  345. #endif
  346. u8 devsel = 0xe0;
  347. if (slave_request)
  348. devsel |= 0x10;
  349. m_control_base.offset(ATA_CTL_CONTROL).out<u8>(0);
  350. m_io_base.offset(ATA_REG_HDDEVSEL).out<u8>(devsel | (static_cast<u8>(slave_request) << 4) | 0x40);
  351. io_delay();
  352. m_io_base.offset(ATA_REG_FEATURES).out<u8>(0);
  353. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(0);
  354. m_io_base.offset(ATA_REG_LBA0).out<u8>(0);
  355. m_io_base.offset(ATA_REG_LBA1).out<u8>(0);
  356. m_io_base.offset(ATA_REG_LBA2).out<u8>(0);
  357. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(count);
  358. m_io_base.offset(ATA_REG_LBA0).out<u8>((lba & 0x000000ff) >> 0);
  359. m_io_base.offset(ATA_REG_LBA1).out<u8>((lba & 0x0000ff00) >> 8);
  360. m_io_base.offset(ATA_REG_LBA2).out<u8>((lba & 0x00ff0000) >> 16);
  361. for (;;) {
  362. auto status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  363. if (!(status & ATA_SR_BSY) && (status & ATA_SR_DRDY))
  364. break;
  365. }
  366. prepare_for_irq();
  367. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_READ_PIO);
  368. for (int i = 0; i < count; i++) {
  369. if (i > 0)
  370. prepare_for_irq();
  371. wait_for_irq();
  372. if (m_device_error)
  373. return false;
  374. u8 status = m_control_base.offset(ATA_CTL_ALTSTATUS).in<u8>();
  375. ASSERT(!(status & ATA_SR_BSY));
  376. auto out = outbuf.offset(i * 512);
  377. #ifdef PATA_DEBUG
  378. dbg() << "PATAChannel: Retrieving 512 bytes (part " << i << ") (status=" << String::format("%b", status) << "), outbuf=(" << out.user_or_kernel_ptr() << ")...";
  379. #endif
  380. prepare_for_irq();
  381. ssize_t nwritten = out.write_buffered<512>(512, [&](u8* buffer, size_t buffer_bytes) {
  382. for (size_t i = 0; i < buffer_bytes; i += sizeof(u16))
  383. *(u16*)&buffer[i] = IO::in16(m_io_base.offset(ATA_REG_DATA).get());
  384. return (ssize_t)buffer_bytes;
  385. });
  386. if (nwritten < 0) {
  387. sti();
  388. disable_irq();
  389. return false; // TODO: -EFAULT
  390. }
  391. }
  392. sti();
  393. disable_irq();
  394. return true;
  395. }
  396. bool PATAChannel::ata_write_sectors(u32 start_sector, u16 count, const UserOrKernelBuffer& inbuf, bool slave_request)
  397. {
  398. ASSERT(count <= 256);
  399. LOCKER(s_lock());
  400. #ifdef PATA_DEBUG
  401. klog() << "PATAChannel::ata_write_sectors request (" << count << " sector(s) @ " << start_sector << ")";
  402. #endif
  403. while (m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY)
  404. ;
  405. #ifdef PATA_DEBUG
  406. klog() << "PATAChannel: Writing " << count << " sector(s) @ LBA " << start_sector;
  407. #endif
  408. u8 devsel = 0xe0;
  409. if (slave_request)
  410. devsel |= 0x10;
  411. m_io_base.offset(ATA_REG_SECCOUNT0).out<u8>(count == 256 ? 0 : LSB(count));
  412. m_io_base.offset(ATA_REG_LBA0).out<u8>(start_sector & 0xff);
  413. m_io_base.offset(ATA_REG_LBA1).out<u8>((start_sector >> 8) & 0xff);
  414. m_io_base.offset(ATA_REG_LBA2).out<u8>((start_sector >> 16) & 0xff);
  415. m_io_base.offset(ATA_REG_HDDEVSEL).out<u8>(devsel | ((start_sector >> 24) & 0xf));
  416. IO::out8(0x3F6, 0x08);
  417. while (!(m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_DRDY))
  418. ;
  419. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_WRITE_PIO);
  420. for (int i = 0; i < count; i++) {
  421. io_delay();
  422. while ((m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_BSY) || !(m_io_base.offset(ATA_REG_STATUS).in<u8>() & ATA_SR_DRQ))
  423. ;
  424. u8 status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  425. ASSERT(status & ATA_SR_DRQ);
  426. auto in = inbuf.offset(i * 512);
  427. #ifdef PATA_DEBUG
  428. dbg() << "PATAChannel: Writing 512 bytes (part " << i << ") (status=" << String::format("%b", status) << "), inbuf=(" << in.user_or_kernel_ptr() << ")...";
  429. #endif
  430. prepare_for_irq();
  431. ssize_t nread = in.read_buffered<512>(512, [&](const u8* buffer, size_t buffer_bytes) {
  432. for (size_t i = 0; i < buffer_bytes; i += sizeof(u16))
  433. IO::out16(m_io_base.offset(ATA_REG_DATA).get(), *(const u16*)&buffer[i]);
  434. return (ssize_t)buffer_bytes;
  435. });
  436. wait_for_irq();
  437. status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  438. ASSERT(!(status & ATA_SR_BSY));
  439. if (nread < 0)
  440. return false; // TODO: -EFAULT
  441. }
  442. prepare_for_irq();
  443. m_io_base.offset(ATA_REG_COMMAND).out<u8>(ATA_CMD_CACHE_FLUSH);
  444. wait_for_irq();
  445. u8 status = m_io_base.offset(ATA_REG_STATUS).in<u8>();
  446. ASSERT(!(status & ATA_SR_BSY));
  447. return !m_device_error;
  448. }
  449. }