BMIDEChannel.cpp 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright (c) 2021, Liav A. <liavalb@hotmail.co.il>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <Kernel/Bus/PCI/API.h>
  7. #include <Kernel/Sections.h>
  8. #include <Kernel/Storage/ATA/ATA.h>
  9. #include <Kernel/Storage/ATA/BMIDEChannel.h>
  10. #include <Kernel/Storage/ATA/IDEController.h>
  11. #include <Kernel/WorkQueue.h>
  12. namespace Kernel {
  13. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  14. {
  15. return adopt_ref(*new BMIDEChannel(ide_controller, io_group, type));
  16. }
  17. UNMAP_AFTER_INIT NonnullRefPtr<BMIDEChannel> BMIDEChannel::create(const IDEController& ide_controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  18. {
  19. return adopt_ref(*new BMIDEChannel(ide_controller, irq, io_group, type));
  20. }
  21. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  22. : IDEChannel(controller, io_group, type)
  23. {
  24. initialize();
  25. }
  26. UNMAP_AFTER_INIT BMIDEChannel::BMIDEChannel(const IDEController& controller, u8 irq, IDEChannel::IOAddressGroup io_group, IDEChannel::ChannelType type)
  27. : IDEChannel(controller, irq, io_group, type)
  28. {
  29. initialize();
  30. }
  31. UNMAP_AFTER_INIT void BMIDEChannel::initialize()
  32. {
  33. VERIFY(m_io_group.bus_master_base().has_value());
  34. // Let's try to set up DMA transfers.
  35. PCI::enable_bus_mastering(m_parent_controller->pci_address());
  36. m_prdt_page = MM.allocate_supervisor_physical_page();
  37. m_dma_buffer_page = MM.allocate_supervisor_physical_page();
  38. if (m_dma_buffer_page.is_null() || m_prdt_page.is_null())
  39. return;
  40. {
  41. auto region_or_error = MM.allocate_kernel_region(m_prdt_page->paddr(), PAGE_SIZE, "IDE PRDT", Memory::Region::Access::ReadWrite);
  42. if (region_or_error.is_error())
  43. TODO();
  44. m_prdt_region = region_or_error.release_value();
  45. }
  46. {
  47. auto region_or_error = MM.allocate_kernel_region(m_dma_buffer_page->paddr(), PAGE_SIZE, "IDE DMA region", Memory::Region::Access::ReadWrite);
  48. if (region_or_error.is_error())
  49. TODO();
  50. m_dma_buffer_region = region_or_error.release_value();
  51. }
  52. prdt().end_of_table = 0x8000;
  53. // clear bus master interrupt status
  54. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  55. }
  56. static void print_ide_status(u8 status)
  57. {
  58. dbgln("BMIDEChannel: print_ide_status: DRQ={} BSY={}, DRDY={}, DSC={}, DF={}, CORR={}, IDX={}, ERR={}",
  59. (status & ATA_SR_DRQ) != 0,
  60. (status & ATA_SR_BSY) != 0,
  61. (status & ATA_SR_DRDY) != 0,
  62. (status & ATA_SR_DSC) != 0,
  63. (status & ATA_SR_DF) != 0,
  64. (status & ATA_SR_CORR) != 0,
  65. (status & ATA_SR_IDX) != 0,
  66. (status & ATA_SR_ERR) != 0);
  67. }
  68. bool BMIDEChannel::handle_irq(const RegisterState&)
  69. {
  70. u8 status = m_io_group.io_base().offset(ATA_REG_STATUS).in<u8>();
  71. m_entropy_source.add_random_event(status);
  72. VERIFY(m_io_group.bus_master_base().has_value());
  73. u8 bstatus = m_io_group.bus_master_base().value().offset(2).in<u8>();
  74. if (!(bstatus & 0x4)) {
  75. // interrupt not from this device, ignore
  76. dbgln_if(PATA_DEBUG, "BMIDEChannel: ignore interrupt");
  77. return false;
  78. }
  79. // clear bus master interrupt status
  80. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 4);
  81. SpinlockLocker lock(m_request_lock);
  82. dbgln_if(PATA_DEBUG, "BMIDEChannel: interrupt: DRQ={}, BSY={}, DRDY={}",
  83. (status & ATA_SR_DRQ) != 0,
  84. (status & ATA_SR_BSY) != 0,
  85. (status & ATA_SR_DRDY) != 0);
  86. if (!m_current_request) {
  87. dbgln("BMIDEChannel: IRQ but no pending request!");
  88. return false;
  89. }
  90. if (status & ATA_SR_ERR) {
  91. print_ide_status(status);
  92. m_device_error = m_io_group.io_base().offset(ATA_REG_ERROR).in<u8>();
  93. dbgln("BMIDEChannel: Error {:#02x}!", (u8)m_device_error);
  94. try_disambiguate_error();
  95. complete_current_request(AsyncDeviceRequest::Failure);
  96. return true;
  97. }
  98. m_device_error = 0;
  99. complete_current_request(AsyncDeviceRequest::Success);
  100. return true;
  101. }
  102. void BMIDEChannel::complete_current_request(AsyncDeviceRequest::RequestResult result)
  103. {
  104. // NOTE: this may be called from the interrupt handler!
  105. VERIFY(m_current_request);
  106. VERIFY(m_request_lock.is_locked());
  107. // Now schedule reading back the buffer as soon as we leave the irq handler.
  108. // This is important so that we can safely write the buffer back,
  109. // which could cause page faults. Note that this may be called immediately
  110. // before Processor::deferred_call_queue returns!
  111. g_io_work->queue([this, result]() {
  112. dbgln_if(PATA_DEBUG, "BMIDEChannel::complete_current_request result: {}", (int)result);
  113. SpinlockLocker lock(m_request_lock);
  114. VERIFY(m_current_request);
  115. auto current_request = m_current_request;
  116. m_current_request.clear();
  117. if (result == AsyncDeviceRequest::Success) {
  118. if (current_request->request_type() == AsyncBlockDeviceRequest::Read) {
  119. if (auto result = current_request->write_to_buffer(current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * current_request->block_count()); result.is_error()) {
  120. lock.unlock();
  121. current_request->complete(AsyncDeviceRequest::MemoryFault);
  122. return;
  123. }
  124. }
  125. // I read somewhere that this may trigger a cache flush so let's do it.
  126. VERIFY(m_io_group.bus_master_base().has_value());
  127. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  128. }
  129. lock.unlock();
  130. current_request->complete(result);
  131. });
  132. }
  133. void BMIDEChannel::ata_write_sectors(bool slave_request, u16 capabilities)
  134. {
  135. VERIFY(m_lock.is_locked());
  136. VERIFY(!m_current_request.is_null());
  137. VERIFY(m_current_request->block_count() <= 256);
  138. SpinlockLocker m_lock(m_request_lock);
  139. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_write_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  140. prdt().offset = m_dma_buffer_page->paddr().get();
  141. prdt().size = 512 * m_current_request->block_count();
  142. if (auto result = m_current_request->read_from_buffer(m_current_request->buffer(), m_dma_buffer_region->vaddr().as_ptr(), 512 * m_current_request->block_count()); result.is_error()) {
  143. complete_current_request(AsyncDeviceRequest::MemoryFault);
  144. return;
  145. }
  146. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  147. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  148. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  149. IO::delay(10);
  150. VERIFY(prdt().size <= PAGE_SIZE);
  151. VERIFY(m_io_group.bus_master_base().has_value());
  152. // Stop bus master
  153. m_io_group.bus_master_base().value().out<u8>(0);
  154. // Write the PRDT location
  155. m_io_group.bus_master_base().value().offset(4).out<u32>(m_prdt_page->paddr().get());
  156. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  157. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  158. ata_access(Direction::Write, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  159. // Start bus master
  160. m_io_group.bus_master_base().value().out<u8>(0x1);
  161. }
  162. void BMIDEChannel::send_ata_io_command(LBAMode lba_mode, Direction direction) const
  163. {
  164. if (lba_mode != LBAMode::FortyEightBit) {
  165. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA : ATA_CMD_WRITE_DMA);
  166. } else {
  167. m_io_group.io_base().offset(ATA_REG_COMMAND).out<u8>(direction == Direction::Read ? ATA_CMD_READ_DMA_EXT : ATA_CMD_WRITE_DMA_EXT);
  168. }
  169. }
  170. void BMIDEChannel::ata_read_sectors(bool slave_request, u16 capabilities)
  171. {
  172. VERIFY(m_lock.is_locked());
  173. VERIFY(!m_current_request.is_null());
  174. VERIFY(m_current_request->block_count() <= 256);
  175. SpinlockLocker m_lock(m_request_lock);
  176. dbgln_if(PATA_DEBUG, "BMIDEChannel::ata_read_sectors ({} x {})", m_current_request->block_index(), m_current_request->block_count());
  177. // Note: This is a fix for a quirk for an IDE controller on ICH7 machine.
  178. // We need to select the drive and then we wait 10 microseconds... and it doesn't hurt anything
  179. m_io_group.io_base().offset(ATA_REG_HDDEVSEL).out<u8>(0xA0 | ((slave_request ? 1 : 0) << 4));
  180. IO::delay(10);
  181. prdt().offset = m_dma_buffer_page->paddr().get();
  182. prdt().size = 512 * m_current_request->block_count();
  183. VERIFY(prdt().size <= PAGE_SIZE);
  184. VERIFY(m_io_group.bus_master_base().has_value());
  185. // Stop bus master
  186. m_io_group.bus_master_base().value().out<u8>(0);
  187. // Write the PRDT location
  188. m_io_group.bus_master_base().value().offset(4).out<u32>(m_prdt_page->paddr().get());
  189. // Set transfer direction
  190. m_io_group.bus_master_base().value().out<u8>(0x8);
  191. // Turn on "Interrupt" and "Error" flag. The error flag should be cleared by hardware.
  192. m_io_group.bus_master_base().value().offset(2).out<u8>(m_io_group.bus_master_base().value().offset(2).in<u8>() | 0x6);
  193. ata_access(Direction::Read, slave_request, m_current_request->block_index(), m_current_request->block_count(), capabilities);
  194. // Start bus master
  195. m_io_group.bus_master_base().value().out<u8>(0x9);
  196. }
  197. }