Instruction.cpp 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. * Copyright (c) 2018-2020, Andreas Kling <kling@serenityos.org>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <AK/StringBuilder.h>
  7. #include <LibX86/Instruction.h>
  8. #include <LibX86/Interpreter.h>
  9. #if defined(__GNUC__) && !defined(__clang__)
  10. # pragma GCC optimize("O3")
  11. #endif
  12. namespace X86 {
  13. InstructionDescriptor s_table16[256];
  14. InstructionDescriptor s_table32[256];
  15. InstructionDescriptor s_0f_table16[256];
  16. InstructionDescriptor s_0f_table32[256];
  17. InstructionDescriptor s_sse_table_np[256];
  18. InstructionDescriptor s_sse_table_66[256];
  19. InstructionDescriptor s_sse_table_f3[256];
  20. static bool opcode_has_register_index(u8 op)
  21. {
  22. if (op >= 0x40 && op <= 0x5F)
  23. return true;
  24. if (op >= 0x90 && op <= 0x97)
  25. return true;
  26. if (op >= 0xB0 && op <= 0xBF)
  27. return true;
  28. return false;
  29. }
  30. static void build(InstructionDescriptor* table, u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler handler, IsLockPrefixAllowed lock_prefix_allowed)
  31. {
  32. InstructionDescriptor& d = table[op];
  33. d.handler = handler;
  34. d.mnemonic = mnemonic;
  35. d.format = format;
  36. d.lock_prefix_allowed = lock_prefix_allowed;
  37. if ((format > __BeginFormatsWithRMByte && format < __EndFormatsWithRMByte) || format == MultibyteWithSlash)
  38. d.has_rm = true;
  39. else
  40. d.opcode_has_register_index = opcode_has_register_index(op);
  41. switch (format) {
  42. case OP_RM8_imm8:
  43. case OP_RM16_imm8:
  44. case OP_RM32_imm8:
  45. case OP_reg16_RM16_imm8:
  46. case OP_reg32_RM32_imm8:
  47. case OP_AL_imm8:
  48. case OP_imm8:
  49. case OP_reg8_imm8:
  50. case OP_AX_imm8:
  51. case OP_EAX_imm8:
  52. case OP_short_imm8:
  53. case OP_imm8_AL:
  54. case OP_imm8_AX:
  55. case OP_imm8_EAX:
  56. case OP_RM16_reg16_imm8:
  57. case OP_RM32_reg32_imm8:
  58. case OP_mm1_imm8:
  59. case OP_mm1_mm2m64_imm8:
  60. case OP_reg_mm1_imm8:
  61. case OP_mm1_r32m16_imm8:
  62. case OP_xmm1_xmm2m32_imm8:
  63. case OP_xmm1_xmm2m128_imm8:
  64. case OP_reg_xmm1_imm8:
  65. case OP_xmm1_r32m16_imm8:
  66. d.imm1_bytes = 1;
  67. break;
  68. case OP_reg16_RM16_imm16:
  69. case OP_AX_imm16:
  70. case OP_imm16:
  71. case OP_relimm16:
  72. case OP_reg16_imm16:
  73. case OP_RM16_imm16:
  74. d.imm1_bytes = 2;
  75. break;
  76. case OP_RM32_imm32:
  77. case OP_reg32_RM32_imm32:
  78. case OP_reg32_imm32:
  79. case OP_EAX_imm32:
  80. case OP_imm32:
  81. case OP_relimm32:
  82. d.imm1_bytes = 4;
  83. break;
  84. case OP_imm16_imm8:
  85. d.imm1_bytes = 2;
  86. d.imm2_bytes = 1;
  87. break;
  88. case OP_imm16_imm16:
  89. d.imm1_bytes = 2;
  90. d.imm2_bytes = 2;
  91. break;
  92. case OP_imm16_imm32:
  93. d.imm1_bytes = 2;
  94. d.imm2_bytes = 4;
  95. break;
  96. case OP_moff8_AL:
  97. case OP_moff16_AX:
  98. case OP_moff32_EAX:
  99. case OP_AL_moff8:
  100. case OP_AX_moff16:
  101. case OP_EAX_moff32:
  102. case OP_NEAR_imm:
  103. d.imm1_bytes = CurrentAddressSize;
  104. break;
  105. //default:
  106. case InvalidFormat:
  107. case MultibyteWithSlash:
  108. case InstructionPrefix:
  109. case __BeginFormatsWithRMByte:
  110. case OP_RM16_reg16:
  111. case OP_reg8_RM8:
  112. case OP_reg16_RM16:
  113. case OP_RM16_seg:
  114. case OP_RM32_seg:
  115. case OP_RM8:
  116. case OP_RM16:
  117. case OP_RM32:
  118. case OP_FPU:
  119. case OP_FPU_reg:
  120. case OP_FPU_mem:
  121. case OP_FPU_AX16:
  122. case OP_FPU_RM16:
  123. case OP_FPU_RM32:
  124. case OP_FPU_RM64:
  125. case OP_FPU_M80:
  126. case OP_RM8_reg8:
  127. case OP_RM32_reg32:
  128. case OP_reg32_RM32:
  129. case OP_reg16_mem16:
  130. case OP_reg32_mem32:
  131. case OP_seg_RM16:
  132. case OP_seg_RM32:
  133. case OP_RM8_1:
  134. case OP_RM16_1:
  135. case OP_RM32_1:
  136. case OP_FAR_mem16:
  137. case OP_FAR_mem32:
  138. case OP_RM8_CL:
  139. case OP_RM16_CL:
  140. case OP_RM32_CL:
  141. case OP_reg32_CR:
  142. case OP_CR_reg32:
  143. case OP_reg16_RM8:
  144. case OP_reg32_RM8:
  145. case OP_mm1_rm32:
  146. case OP_rm32_mm2:
  147. case OP_mm1_mm2m64:
  148. case OP_mm1_mm2m32:
  149. case OP_mm1m64_mm2:
  150. case OP_reg_mm1:
  151. case __SSE:
  152. case OP_xmm1_xmm2m32:
  153. case OP_xmm1_xmm2m64:
  154. case OP_xmm1_xmm2m128:
  155. case OP_xmm1m32_xmm2:
  156. case OP_xmm1m64_xmm2:
  157. case OP_xmm1m128_xmm2:
  158. case OP_reg_xmm1:
  159. case OP_xmm1_rm32:
  160. case OP_xmm1_m64:
  161. case OP_m64_xmm2:
  162. case OP_rm8_xmm2m32:
  163. case OP_xmm1_mm2m64:
  164. case OP_mm1m64_xmm2:
  165. case OP_mm1_xmm2m64:
  166. case OP_r32_xmm2m32:
  167. case __EndFormatsWithRMByte:
  168. case OP_CS:
  169. case OP_DS:
  170. case OP_ES:
  171. case OP_SS:
  172. case OP_FS:
  173. case OP_GS:
  174. case OP:
  175. case OP_reg16:
  176. case OP_AX_reg16:
  177. case OP_EAX_reg32:
  178. case OP_3:
  179. case OP_AL_DX:
  180. case OP_AX_DX:
  181. case OP_EAX_DX:
  182. case OP_DX_AL:
  183. case OP_DX_AX:
  184. case OP_DX_EAX:
  185. case OP_reg8_CL:
  186. case OP_reg32:
  187. case OP_reg32_RM16:
  188. case OP_reg32_DR:
  189. case OP_DR_reg32:
  190. case OP_RM16_reg16_CL:
  191. case OP_RM32_reg32_CL:
  192. break;
  193. }
  194. }
  195. static void build_slash(InstructionDescriptor* table, u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler handler, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  196. {
  197. InstructionDescriptor& d = table[op];
  198. VERIFY(d.handler == nullptr);
  199. d.format = MultibyteWithSlash;
  200. d.has_rm = true;
  201. if (!d.slashes)
  202. d.slashes = new InstructionDescriptor[8];
  203. build(d.slashes, slash, mnemonic, format, handler, lock_prefix_allowed);
  204. }
  205. static void build_slash_rm(InstructionDescriptor* table, u8 op, u8 slash, u8 rm, const char* mnemonic, InstructionFormat format, InstructionHandler handler)
  206. {
  207. VERIFY((rm & 0xc0) == 0xc0);
  208. VERIFY(((rm >> 3) & 7) == slash);
  209. InstructionDescriptor& d0 = table[op];
  210. VERIFY(d0.format == MultibyteWithSlash);
  211. InstructionDescriptor& d = d0.slashes[slash];
  212. if (!d.slashes) {
  213. // Slash/RM instructions are not always dense, so make them all default to the slash instruction.
  214. d.slashes = new InstructionDescriptor[8];
  215. for (int i = 0; i < 8; ++i) {
  216. d.slashes[i] = d;
  217. d.slashes[i].slashes = nullptr;
  218. }
  219. }
  220. build(d.slashes, rm & 7, mnemonic, format, handler, LockPrefixNotAllowed);
  221. }
  222. static void build_0f(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  223. {
  224. build(s_0f_table16, op, mnemonic, format, impl, lock_prefix_allowed);
  225. build(s_0f_table32, op, mnemonic, format, impl, lock_prefix_allowed);
  226. }
  227. static void build(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  228. {
  229. build(s_table16, op, mnemonic, format, impl, lock_prefix_allowed);
  230. build(s_table32, op, mnemonic, format, impl, lock_prefix_allowed);
  231. }
  232. static void build(u8 op, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  233. {
  234. build(s_table16, op, mnemonic, format16, impl16, lock_prefix_allowed);
  235. build(s_table32, op, mnemonic, format32, impl32, lock_prefix_allowed);
  236. }
  237. static void build_0f(u8 op, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  238. {
  239. build(s_0f_table16, op, mnemonic, format16, impl16, lock_prefix_allowed);
  240. build(s_0f_table32, op, mnemonic, format32, impl32, lock_prefix_allowed);
  241. }
  242. static void build(u8 op, const char* mnemonic16, InstructionFormat format16, InstructionHandler impl16, const char* mnemonic32, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  243. {
  244. build(s_table16, op, mnemonic16, format16, impl16, lock_prefix_allowed);
  245. build(s_table32, op, mnemonic32, format32, impl32, lock_prefix_allowed);
  246. }
  247. static void build_0f(u8 op, const char* mnemonic16, InstructionFormat format16, InstructionHandler impl16, const char* mnemonic32, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  248. {
  249. build(s_0f_table16, op, mnemonic16, format16, impl16, lock_prefix_allowed);
  250. build(s_0f_table32, op, mnemonic32, format32, impl32, lock_prefix_allowed);
  251. }
  252. static void build_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  253. {
  254. build_slash(s_table16, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  255. build_slash(s_table32, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  256. }
  257. static void build_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  258. {
  259. build_slash(s_table16, op, slash, mnemonic, format16, impl16, lock_prefix_allowed);
  260. build_slash(s_table32, op, slash, mnemonic, format32, impl32, lock_prefix_allowed);
  261. }
  262. static void build_0f_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format16, InstructionHandler impl16, InstructionFormat format32, InstructionHandler impl32, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  263. {
  264. build_slash(s_0f_table16, op, slash, mnemonic, format16, impl16, lock_prefix_allowed);
  265. build_slash(s_0f_table32, op, slash, mnemonic, format32, impl32, lock_prefix_allowed);
  266. }
  267. static void build_0f_slash(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  268. {
  269. build_slash(s_0f_table16, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  270. build_slash(s_0f_table32, op, slash, mnemonic, format, impl, lock_prefix_allowed);
  271. }
  272. static void build_slash_rm(u8 op, u8 slash, u8 rm, const char* mnemonic, InstructionFormat format, InstructionHandler impl)
  273. {
  274. build_slash_rm(s_table16, op, slash, rm, mnemonic, format, impl);
  275. build_slash_rm(s_table32, op, slash, rm, mnemonic, format, impl);
  276. }
  277. static void build_slash_reg(u8 op, u8 slash, const char* mnemonic, InstructionFormat format, InstructionHandler impl)
  278. {
  279. for (int i = 0; i < 8; ++i)
  280. build_slash_rm(op, slash, 0xc0 | (slash << 3) | i, mnemonic, format, impl);
  281. }
  282. static void build_sse_np(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  283. {
  284. if (s_0f_table32[op].format == InvalidFormat) {
  285. build_0f(op, mnemonic, format, impl, lock_prefix_allowed);
  286. build(s_sse_table_np, op, mnemonic, format, impl, lock_prefix_allowed);
  287. return;
  288. }
  289. if (s_0f_table32[op].format != __SSE)
  290. build_0f(op, "__SSE_temp", __SSE, nullptr, lock_prefix_allowed);
  291. VERIFY(s_0f_table32[op].format == __SSE);
  292. build(s_sse_table_np, op, mnemonic, format, impl, lock_prefix_allowed);
  293. }
  294. static void build_sse_66(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  295. {
  296. if (s_0f_table32[op].format != __SSE)
  297. build_0f(op, "__SSE_temp", __SSE, nullptr, lock_prefix_allowed);
  298. VERIFY(s_0f_table32[op].format == __SSE);
  299. build(s_sse_table_66, op, mnemonic, format, impl, lock_prefix_allowed);
  300. }
  301. static void build_sse_f3(u8 op, const char* mnemonic, InstructionFormat format, InstructionHandler impl, IsLockPrefixAllowed lock_prefix_allowed = LockPrefixNotAllowed)
  302. {
  303. if (s_0f_table32[op].format != __SSE)
  304. build_0f(op, "__SSE_temp", __SSE, nullptr, lock_prefix_allowed);
  305. VERIFY(s_0f_table32[op].format == __SSE);
  306. build(s_sse_table_f3, op, mnemonic, format, impl, lock_prefix_allowed);
  307. }
  308. [[gnu::constructor]] static void build_opcode_tables()
  309. {
  310. build(0x00, "ADD", OP_RM8_reg8, &Interpreter::ADD_RM8_reg8, LockPrefixAllowed);
  311. build(0x01, "ADD", OP_RM16_reg16, &Interpreter::ADD_RM16_reg16, OP_RM32_reg32, &Interpreter::ADD_RM32_reg32, LockPrefixAllowed);
  312. build(0x02, "ADD", OP_reg8_RM8, &Interpreter::ADD_reg8_RM8, LockPrefixAllowed);
  313. build(0x03, "ADD", OP_reg16_RM16, &Interpreter::ADD_reg16_RM16, OP_reg32_RM32, &Interpreter::ADD_reg32_RM32, LockPrefixAllowed);
  314. build(0x04, "ADD", OP_AL_imm8, &Interpreter::ADD_AL_imm8);
  315. build(0x05, "ADD", OP_AX_imm16, &Interpreter::ADD_AX_imm16, OP_EAX_imm32, &Interpreter::ADD_EAX_imm32);
  316. build(0x06, "PUSH", OP_ES, &Interpreter::PUSH_ES);
  317. build(0x07, "POP", OP_ES, &Interpreter::POP_ES);
  318. build(0x08, "OR", OP_RM8_reg8, &Interpreter::OR_RM8_reg8, LockPrefixAllowed);
  319. build(0x09, "OR", OP_RM16_reg16, &Interpreter::OR_RM16_reg16, OP_RM32_reg32, &Interpreter::OR_RM32_reg32, LockPrefixAllowed);
  320. build(0x0A, "OR", OP_reg8_RM8, &Interpreter::OR_reg8_RM8, LockPrefixAllowed);
  321. build(0x0B, "OR", OP_reg16_RM16, &Interpreter::OR_reg16_RM16, OP_reg32_RM32, &Interpreter::OR_reg32_RM32, LockPrefixAllowed);
  322. build(0x0C, "OR", OP_AL_imm8, &Interpreter::OR_AL_imm8);
  323. build(0x0D, "OR", OP_AX_imm16, &Interpreter::OR_AX_imm16, OP_EAX_imm32, &Interpreter::OR_EAX_imm32);
  324. build(0x0E, "PUSH", OP_CS, &Interpreter::PUSH_CS);
  325. build(0x10, "ADC", OP_RM8_reg8, &Interpreter::ADC_RM8_reg8, LockPrefixAllowed);
  326. build(0x11, "ADC", OP_RM16_reg16, &Interpreter::ADC_RM16_reg16, OP_RM32_reg32, &Interpreter::ADC_RM32_reg32, LockPrefixAllowed);
  327. build(0x12, "ADC", OP_reg8_RM8, &Interpreter::ADC_reg8_RM8, LockPrefixAllowed);
  328. build(0x13, "ADC", OP_reg16_RM16, &Interpreter::ADC_reg16_RM16, OP_reg32_RM32, &Interpreter::ADC_reg32_RM32, LockPrefixAllowed);
  329. build(0x14, "ADC", OP_AL_imm8, &Interpreter::ADC_AL_imm8);
  330. build(0x15, "ADC", OP_AX_imm16, &Interpreter::ADC_AX_imm16, OP_EAX_imm32, &Interpreter::ADC_EAX_imm32);
  331. build(0x16, "PUSH", OP_SS, &Interpreter::PUSH_SS);
  332. build(0x17, "POP", OP_SS, &Interpreter::POP_SS);
  333. build(0x18, "SBB", OP_RM8_reg8, &Interpreter::SBB_RM8_reg8, LockPrefixAllowed);
  334. build(0x19, "SBB", OP_RM16_reg16, &Interpreter::SBB_RM16_reg16, OP_RM32_reg32, &Interpreter::SBB_RM32_reg32, LockPrefixAllowed);
  335. build(0x1A, "SBB", OP_reg8_RM8, &Interpreter::SBB_reg8_RM8, LockPrefixAllowed);
  336. build(0x1B, "SBB", OP_reg16_RM16, &Interpreter::SBB_reg16_RM16, OP_reg32_RM32, &Interpreter::SBB_reg32_RM32, LockPrefixAllowed);
  337. build(0x1C, "SBB", OP_AL_imm8, &Interpreter::SBB_AL_imm8);
  338. build(0x1D, "SBB", OP_AX_imm16, &Interpreter::SBB_AX_imm16, OP_EAX_imm32, &Interpreter::SBB_EAX_imm32);
  339. build(0x1E, "PUSH", OP_DS, &Interpreter::PUSH_DS);
  340. build(0x1F, "POP", OP_DS, &Interpreter::POP_DS);
  341. build(0x20, "AND", OP_RM8_reg8, &Interpreter::AND_RM8_reg8, LockPrefixAllowed);
  342. build(0x21, "AND", OP_RM16_reg16, &Interpreter::AND_RM16_reg16, OP_RM32_reg32, &Interpreter::AND_RM32_reg32, LockPrefixAllowed);
  343. build(0x22, "AND", OP_reg8_RM8, &Interpreter::AND_reg8_RM8, LockPrefixAllowed);
  344. build(0x23, "AND", OP_reg16_RM16, &Interpreter::AND_reg16_RM16, OP_reg32_RM32, &Interpreter::AND_reg32_RM32, LockPrefixAllowed);
  345. build(0x24, "AND", OP_AL_imm8, &Interpreter::AND_AL_imm8);
  346. build(0x25, "AND", OP_AX_imm16, &Interpreter::AND_AX_imm16, OP_EAX_imm32, &Interpreter::AND_EAX_imm32);
  347. build(0x27, "DAA", OP, &Interpreter::DAA);
  348. build(0x28, "SUB", OP_RM8_reg8, &Interpreter::SUB_RM8_reg8, LockPrefixAllowed);
  349. build(0x29, "SUB", OP_RM16_reg16, &Interpreter::SUB_RM16_reg16, OP_RM32_reg32, &Interpreter::SUB_RM32_reg32, LockPrefixAllowed);
  350. build(0x2A, "SUB", OP_reg8_RM8, &Interpreter::SUB_reg8_RM8, LockPrefixAllowed);
  351. build(0x2B, "SUB", OP_reg16_RM16, &Interpreter::SUB_reg16_RM16, OP_reg32_RM32, &Interpreter::SUB_reg32_RM32, LockPrefixAllowed);
  352. build(0x2C, "SUB", OP_AL_imm8, &Interpreter::SUB_AL_imm8);
  353. build(0x2D, "SUB", OP_AX_imm16, &Interpreter::SUB_AX_imm16, OP_EAX_imm32, &Interpreter::SUB_EAX_imm32);
  354. build(0x2F, "DAS", OP, &Interpreter::DAS);
  355. build(0x30, "XOR", OP_RM8_reg8, &Interpreter::XOR_RM8_reg8, LockPrefixAllowed);
  356. build(0x31, "XOR", OP_RM16_reg16, &Interpreter::XOR_RM16_reg16, OP_RM32_reg32, &Interpreter::XOR_RM32_reg32, LockPrefixAllowed);
  357. build(0x32, "XOR", OP_reg8_RM8, &Interpreter::XOR_reg8_RM8, LockPrefixAllowed);
  358. build(0x33, "XOR", OP_reg16_RM16, &Interpreter::XOR_reg16_RM16, OP_reg32_RM32, &Interpreter::XOR_reg32_RM32, LockPrefixAllowed);
  359. build(0x34, "XOR", OP_AL_imm8, &Interpreter::XOR_AL_imm8);
  360. build(0x35, "XOR", OP_AX_imm16, &Interpreter::XOR_AX_imm16, OP_EAX_imm32, &Interpreter::XOR_EAX_imm32);
  361. build(0x37, "AAA", OP, &Interpreter::AAA);
  362. build(0x38, "CMP", OP_RM8_reg8, &Interpreter::CMP_RM8_reg8, LockPrefixAllowed);
  363. build(0x39, "CMP", OP_RM16_reg16, &Interpreter::CMP_RM16_reg16, OP_RM32_reg32, &Interpreter::CMP_RM32_reg32, LockPrefixAllowed);
  364. build(0x3A, "CMP", OP_reg8_RM8, &Interpreter::CMP_reg8_RM8, LockPrefixAllowed);
  365. build(0x3B, "CMP", OP_reg16_RM16, &Interpreter::CMP_reg16_RM16, OP_reg32_RM32, &Interpreter::CMP_reg32_RM32, LockPrefixAllowed);
  366. build(0x3C, "CMP", OP_AL_imm8, &Interpreter::CMP_AL_imm8);
  367. build(0x3D, "CMP", OP_AX_imm16, &Interpreter::CMP_AX_imm16, OP_EAX_imm32, &Interpreter::CMP_EAX_imm32);
  368. build(0x3F, "AAS", OP, &Interpreter::AAS);
  369. for (u8 i = 0; i <= 7; ++i)
  370. build(0x40 + i, "INC", OP_reg16, &Interpreter::INC_reg16, OP_reg32, &Interpreter::INC_reg32);
  371. for (u8 i = 0; i <= 7; ++i)
  372. build(0x48 + i, "DEC", OP_reg16, &Interpreter::DEC_reg16, OP_reg32, &Interpreter::DEC_reg32);
  373. for (u8 i = 0; i <= 7; ++i)
  374. build(0x50 + i, "PUSH", OP_reg16, &Interpreter::PUSH_reg16, OP_reg32, &Interpreter::PUSH_reg32);
  375. for (u8 i = 0; i <= 7; ++i)
  376. build(0x58 + i, "POP", OP_reg16, &Interpreter::POP_reg16, OP_reg32, &Interpreter::POP_reg32);
  377. build(0x60, "PUSHAW", OP, &Interpreter::PUSHA, "PUSHAD", OP, &Interpreter::PUSHAD);
  378. build(0x61, "POPAW", OP, &Interpreter::POPA, "POPAD", OP, &Interpreter::POPAD);
  379. build(0x62, "BOUND", OP_reg16_RM16, &Interpreter::BOUND, "BOUND", OP_reg32_RM32, &Interpreter::BOUND);
  380. build(0x63, "ARPL", OP_RM16_reg16, &Interpreter::ARPL);
  381. build(0x68, "PUSH", OP_imm16, &Interpreter::PUSH_imm16, OP_imm32, &Interpreter::PUSH_imm32);
  382. build(0x69, "IMUL", OP_reg16_RM16_imm16, &Interpreter::IMUL_reg16_RM16_imm16, OP_reg32_RM32_imm32, &Interpreter::IMUL_reg32_RM32_imm32);
  383. build(0x6A, "PUSH", OP_imm8, &Interpreter::PUSH_imm8);
  384. build(0x6B, "IMUL", OP_reg16_RM16_imm8, &Interpreter::IMUL_reg16_RM16_imm8, OP_reg32_RM32_imm8, &Interpreter::IMUL_reg32_RM32_imm8);
  385. build(0x6C, "INSB", OP, &Interpreter::INSB);
  386. build(0x6D, "INSW", OP, &Interpreter::INSW, "INSD", OP, &Interpreter::INSD);
  387. build(0x6E, "OUTSB", OP, &Interpreter::OUTSB);
  388. build(0x6F, "OUTSW", OP, &Interpreter::OUTSW, "OUTSD", OP, &Interpreter::OUTSD);
  389. build(0x70, "JO", OP_short_imm8, &Interpreter::Jcc_imm8);
  390. build(0x71, "JNO", OP_short_imm8, &Interpreter::Jcc_imm8);
  391. build(0x72, "JC", OP_short_imm8, &Interpreter::Jcc_imm8);
  392. build(0x73, "JNC", OP_short_imm8, &Interpreter::Jcc_imm8);
  393. build(0x74, "JZ", OP_short_imm8, &Interpreter::Jcc_imm8);
  394. build(0x75, "JNZ", OP_short_imm8, &Interpreter::Jcc_imm8);
  395. build(0x76, "JNA", OP_short_imm8, &Interpreter::Jcc_imm8);
  396. build(0x77, "JA", OP_short_imm8, &Interpreter::Jcc_imm8);
  397. build(0x78, "JS", OP_short_imm8, &Interpreter::Jcc_imm8);
  398. build(0x79, "JNS", OP_short_imm8, &Interpreter::Jcc_imm8);
  399. build(0x7A, "JP", OP_short_imm8, &Interpreter::Jcc_imm8);
  400. build(0x7B, "JNP", OP_short_imm8, &Interpreter::Jcc_imm8);
  401. build(0x7C, "JL", OP_short_imm8, &Interpreter::Jcc_imm8);
  402. build(0x7D, "JNL", OP_short_imm8, &Interpreter::Jcc_imm8);
  403. build(0x7E, "JNG", OP_short_imm8, &Interpreter::Jcc_imm8);
  404. build(0x7F, "JG", OP_short_imm8, &Interpreter::Jcc_imm8);
  405. build(0x84, "TEST", OP_RM8_reg8, &Interpreter::TEST_RM8_reg8);
  406. build(0x85, "TEST", OP_RM16_reg16, &Interpreter::TEST_RM16_reg16, OP_RM32_reg32, &Interpreter::TEST_RM32_reg32);
  407. build(0x86, "XCHG", OP_reg8_RM8, &Interpreter::XCHG_reg8_RM8, LockPrefixAllowed);
  408. build(0x87, "XCHG", OP_reg16_RM16, &Interpreter::XCHG_reg16_RM16, OP_reg32_RM32, &Interpreter::XCHG_reg32_RM32, LockPrefixAllowed);
  409. build(0x88, "MOV", OP_RM8_reg8, &Interpreter::MOV_RM8_reg8);
  410. build(0x89, "MOV", OP_RM16_reg16, &Interpreter::MOV_RM16_reg16, OP_RM32_reg32, &Interpreter::MOV_RM32_reg32);
  411. build(0x8A, "MOV", OP_reg8_RM8, &Interpreter::MOV_reg8_RM8);
  412. build(0x8B, "MOV", OP_reg16_RM16, &Interpreter::MOV_reg16_RM16, OP_reg32_RM32, &Interpreter::MOV_reg32_RM32);
  413. build(0x8C, "MOV", OP_RM16_seg, &Interpreter::MOV_RM16_seg);
  414. build(0x8D, "LEA", OP_reg16_mem16, &Interpreter::LEA_reg16_mem16, OP_reg32_mem32, &Interpreter::LEA_reg32_mem32);
  415. build(0x8E, "MOV", OP_seg_RM16, &Interpreter::MOV_seg_RM16, OP_seg_RM32, &Interpreter::MOV_seg_RM32);
  416. build(0x90, "NOP", OP, &Interpreter::NOP);
  417. for (u8 i = 0; i <= 6; ++i)
  418. build(0x91 + i, "XCHG", OP_AX_reg16, &Interpreter::XCHG_AX_reg16, OP_EAX_reg32, &Interpreter::XCHG_EAX_reg32);
  419. build(0x98, "CBW", OP, &Interpreter::CBW, "CWDE", OP, &Interpreter::CWDE);
  420. build(0x99, "CWD", OP, &Interpreter::CWD, "CDQ", OP, &Interpreter::CDQ);
  421. build(0x9A, "CALL", OP_imm16_imm16, &Interpreter::CALL_imm16_imm16, OP_imm16_imm32, &Interpreter::CALL_imm16_imm32);
  422. build(0x9B, "WAIT", OP, &Interpreter::WAIT);
  423. build(0x9C, "PUSHFW", OP, &Interpreter::PUSHF, "PUSHFD", OP, &Interpreter::PUSHFD);
  424. build(0x9D, "POPFW", OP, &Interpreter::POPF, "POPFD", OP, &Interpreter::POPFD);
  425. build(0x9E, "SAHF", OP, &Interpreter::SAHF);
  426. build(0x9F, "LAHF", OP, &Interpreter::LAHF);
  427. build(0xA0, "MOV", OP_AL_moff8, &Interpreter::MOV_AL_moff8);
  428. build(0xA1, "MOV", OP_AX_moff16, &Interpreter::MOV_AX_moff16, OP_EAX_moff32, &Interpreter::MOV_EAX_moff32);
  429. build(0xA2, "MOV", OP_moff8_AL, &Interpreter::MOV_moff8_AL);
  430. build(0xA3, "MOV", OP_moff16_AX, &Interpreter::MOV_moff16_AX, OP_moff32_EAX, &Interpreter::MOV_moff32_EAX);
  431. build(0xA4, "MOVSB", OP, &Interpreter::MOVSB);
  432. build(0xA5, "MOVSW", OP, &Interpreter::MOVSW, "MOVSD", OP, &Interpreter::MOVSD);
  433. build(0xA6, "CMPSB", OP, &Interpreter::CMPSB);
  434. build(0xA7, "CMPSW", OP, &Interpreter::CMPSW, "CMPSD", OP, &Interpreter::CMPSD);
  435. build(0xA8, "TEST", OP_AL_imm8, &Interpreter::TEST_AL_imm8);
  436. build(0xA9, "TEST", OP_AX_imm16, &Interpreter::TEST_AX_imm16, OP_EAX_imm32, &Interpreter::TEST_EAX_imm32);
  437. build(0xAA, "STOSB", OP, &Interpreter::STOSB);
  438. build(0xAB, "STOSW", OP, &Interpreter::STOSW, "STOSD", OP, &Interpreter::STOSD);
  439. build(0xAC, "LODSB", OP, &Interpreter::LODSB);
  440. build(0xAD, "LODSW", OP, &Interpreter::LODSW, "LODSD", OP, &Interpreter::LODSD);
  441. build(0xAE, "SCASB", OP, &Interpreter::SCASB);
  442. build(0xAF, "SCASW", OP, &Interpreter::SCASW, "SCASD", OP, &Interpreter::SCASD);
  443. for (u8 i = 0xb0; i <= 0xb7; ++i)
  444. build(i, "MOV", OP_reg8_imm8, &Interpreter::MOV_reg8_imm8);
  445. for (u8 i = 0xb8; i <= 0xbf; ++i)
  446. build(i, "MOV", OP_reg16_imm16, &Interpreter::MOV_reg16_imm16, OP_reg32_imm32, &Interpreter::MOV_reg32_imm32);
  447. build(0xC2, "RET", OP_imm16, &Interpreter::RET_imm16);
  448. build(0xC3, "RET", OP, &Interpreter::RET);
  449. build(0xC4, "LES", OP_reg16_mem16, &Interpreter::LES_reg16_mem16, OP_reg32_mem32, &Interpreter::LES_reg32_mem32);
  450. build(0xC5, "LDS", OP_reg16_mem16, &Interpreter::LDS_reg16_mem16, OP_reg32_mem32, &Interpreter::LDS_reg32_mem32);
  451. build(0xC6, "MOV", OP_RM8_imm8, &Interpreter::MOV_RM8_imm8);
  452. build(0xC7, "MOV", OP_RM16_imm16, &Interpreter::MOV_RM16_imm16, OP_RM32_imm32, &Interpreter::MOV_RM32_imm32);
  453. build(0xC8, "ENTER", OP_imm16_imm8, &Interpreter::ENTER16, OP_imm16_imm8, &Interpreter::ENTER32);
  454. build(0xC9, "LEAVE", OP, &Interpreter::LEAVE16, OP, &Interpreter::LEAVE32);
  455. build(0xCA, "RETF", OP_imm16, &Interpreter::RETF_imm16);
  456. build(0xCB, "RETF", OP, &Interpreter::RETF);
  457. build(0xCC, "INT3", OP_3, &Interpreter::INT3);
  458. build(0xCD, "INT", OP_imm8, &Interpreter::INT_imm8);
  459. build(0xCE, "INTO", OP, &Interpreter::INTO);
  460. build(0xCF, "IRET", OP, &Interpreter::IRET);
  461. build(0xD4, "AAM", OP_imm8, &Interpreter::AAM);
  462. build(0xD5, "AAD", OP_imm8, &Interpreter::AAD);
  463. build(0xD6, "SALC", OP, &Interpreter::SALC);
  464. build(0xD7, "XLAT", OP, &Interpreter::XLAT);
  465. // D8-DF == FPU
  466. build_slash(0xD8, 0, "FADD", OP_FPU_RM32, &Interpreter::FADD_RM32);
  467. build_slash(0xD8, 1, "FMUL", OP_FPU_RM32, &Interpreter::FMUL_RM32);
  468. build_slash(0xD8, 2, "FCOM", OP_FPU_RM32, &Interpreter::FCOM_RM32);
  469. // FIXME: D8/2 D1 (...but isn't this what D8/2 does naturally, with D1 just being normal R/M?)
  470. build_slash(0xD8, 3, "FCOMP", OP_FPU_RM32, &Interpreter::FCOMP_RM32);
  471. // FIXME: D8/3 D9 (...but isn't this what D8/3 does naturally, with D9 just being normal R/M?)
  472. build_slash(0xD8, 4, "FSUB", OP_FPU_RM32, &Interpreter::FSUB_RM32);
  473. build_slash(0xD8, 5, "FSUBR", OP_FPU_RM32, &Interpreter::FSUBR_RM32);
  474. build_slash(0xD8, 6, "FDIV", OP_FPU_RM32, &Interpreter::FDIV_RM32);
  475. build_slash(0xD8, 7, "FDIVR", OP_FPU_RM32, &Interpreter::FDIVR_RM32);
  476. build_slash(0xD9, 0, "FLD", OP_FPU_RM32, &Interpreter::FLD_RM32);
  477. build_slash(0xD9, 1, "FXCH", OP_FPU_reg, &Interpreter::FXCH);
  478. // FIXME: D9/1 C9 (...but isn't this what D9/1 does naturally, with C9 just being normal R/M?)
  479. build_slash(0xD9, 2, "FST", OP_FPU_RM32, &Interpreter::FST_RM32);
  480. build_slash_rm(0xD9, 2, 0xD0, "FNOP", OP_FPU, &Interpreter::FNOP);
  481. build_slash(0xD9, 3, "FSTP", OP_FPU_RM32, &Interpreter::FSTP_RM32);
  482. build_slash(0xD9, 4, "FLDENV", OP_FPU_RM32, &Interpreter::FLDENV);
  483. build_slash_rm(0xD9, 4, 0xE0, "FCHS", OP_FPU, &Interpreter::FCHS);
  484. build_slash_rm(0xD9, 4, 0xE1, "FABS", OP_FPU, &Interpreter::FABS);
  485. build_slash_rm(0xD9, 4, 0xE2, "FTST", OP_FPU, &Interpreter::FTST);
  486. build_slash_rm(0xD9, 4, 0xE3, "FXAM", OP_FPU, &Interpreter::FXAM);
  487. build_slash(0xD9, 5, "FLDCW", OP_FPU_RM16, &Interpreter::FLDCW);
  488. build_slash_rm(0xD9, 5, 0xE8, "FLD1", OP_FPU, &Interpreter::FLD1);
  489. build_slash_rm(0xD9, 5, 0xE9, "FLDL2T", OP_FPU, &Interpreter::FLDL2T);
  490. build_slash_rm(0xD9, 5, 0xEA, "FLDL2E", OP_FPU, &Interpreter::FLDL2E);
  491. build_slash_rm(0xD9, 5, 0xEB, "FLDPI", OP_FPU, &Interpreter::FLDPI);
  492. build_slash_rm(0xD9, 5, 0xEC, "FLDLG2", OP_FPU, &Interpreter::FLDLG2);
  493. build_slash_rm(0xD9, 5, 0xED, "FLDLN2", OP_FPU, &Interpreter::FLDLN2);
  494. build_slash_rm(0xD9, 5, 0xEE, "FLDZ", OP_FPU, &Interpreter::FLDZ);
  495. build_slash(0xD9, 6, "FNSTENV", OP_FPU_RM32, &Interpreter::FNSTENV);
  496. // FIXME: Extraodinary prefix 0x9B + 0xD9/6: FSTENV
  497. build_slash_rm(0xD9, 6, 0xF0, "F2XM1", OP_FPU, &Interpreter::F2XM1);
  498. build_slash_rm(0xD9, 6, 0xF1, "FYL2X", OP_FPU, &Interpreter::FYL2X);
  499. build_slash_rm(0xD9, 6, 0xF2, "FPTAN", OP_FPU, &Interpreter::FPTAN);
  500. build_slash_rm(0xD9, 6, 0xF3, "FPATAN", OP_FPU, &Interpreter::FPATAN);
  501. build_slash_rm(0xD9, 6, 0xF4, "FXTRACT", OP_FPU, &Interpreter::FXTRACT);
  502. build_slash_rm(0xD9, 6, 0xF5, "FPREM1", OP_FPU, &Interpreter::FPREM1);
  503. build_slash_rm(0xD9, 6, 0xF6, "FDECSTP", OP_FPU, &Interpreter::FDECSTP);
  504. build_slash_rm(0xD9, 6, 0xF7, "FINCSTP", OP_FPU, &Interpreter::FINCSTP);
  505. build_slash(0xD9, 7, "FNSTCW", OP_FPU_RM16, &Interpreter::FNSTCW);
  506. // FIXME: Extraodinary prefix 0x9B + 0xD9/7: FSTCW
  507. build_slash_rm(0xD9, 7, 0xF8, "FPREM", OP_FPU, &Interpreter::FPREM);
  508. build_slash_rm(0xD9, 7, 0xF9, "FYL2XP1", OP_FPU, &Interpreter::FYL2XP1);
  509. build_slash_rm(0xD9, 7, 0xFA, "FSQRT", OP_FPU, &Interpreter::FSQRT);
  510. build_slash_rm(0xD9, 7, 0xFB, "FSINCOS", OP_FPU, &Interpreter::FSINCOS);
  511. build_slash_rm(0xD9, 7, 0xFC, "FRNDINT", OP_FPU, &Interpreter::FRNDINT);
  512. build_slash_rm(0xD9, 7, 0xFD, "FSCALE", OP_FPU, &Interpreter::FSCALE);
  513. build_slash_rm(0xD9, 7, 0xFE, "FSIN", OP_FPU, &Interpreter::FSIN);
  514. build_slash_rm(0xD9, 7, 0xFF, "FCOS", OP_FPU, &Interpreter::FCOS);
  515. build_slash(0xDA, 0, "FIADD", OP_FPU_RM32, &Interpreter::FIADD_RM32);
  516. build_slash_reg(0xDA, 0, "FCMOVB", OP_FPU_reg, &Interpreter::FCMOVB);
  517. build_slash(0xDA, 1, "FIMUL", OP_FPU_RM32, &Interpreter::FIMUL_RM32);
  518. build_slash_reg(0xDA, 1, "FCMOVE", OP_FPU_reg, &Interpreter::FCMOVE);
  519. build_slash(0xDA, 2, "FICOM", OP_FPU_RM32, &Interpreter::FICOM_RM32);
  520. build_slash_reg(0xDA, 2, "FCMOVBE", OP_FPU_reg, &Interpreter::FCMOVBE);
  521. build_slash(0xDA, 3, "FICOMP", OP_FPU_RM32, &Interpreter::FICOMP_RM32);
  522. build_slash_reg(0xDA, 3, "FCMOVU", OP_FPU_reg, &Interpreter::FCMOVU);
  523. build_slash(0xDA, 4, "FISUB", OP_FPU_RM32, &Interpreter::FISUB_RM32);
  524. build_slash(0xDA, 5, "FISUBR", OP_FPU_RM32, &Interpreter::FISUBR_RM32);
  525. build_slash_rm(0xDA, 5, 0xE9, "FUCOMPP", OP_FPU, &Interpreter::FUCOMPP);
  526. build_slash(0xDA, 6, "FIDIV", OP_FPU_RM32, &Interpreter::FIDIV_RM32);
  527. build_slash(0xDA, 7, "FIDIVR", OP_FPU_RM32, &Interpreter::FIDIVR_RM32);
  528. build_slash(0xDB, 0, "FILD", OP_FPU_RM32, &Interpreter::FILD_RM32);
  529. build_slash_reg(0xDB, 0, "FCMOVNB", OP_FPU_reg, &Interpreter::FCMOVNB);
  530. build_slash(0xDB, 1, "FISTTP", OP_FPU_RM32, &Interpreter::FISTTP_RM32);
  531. build_slash_reg(0xDB, 1, "FCMOVNE", OP_FPU_reg, &Interpreter::FCMOVNE);
  532. build_slash(0xDB, 2, "FIST", OP_FPU_RM32, &Interpreter::FIST_RM32);
  533. build_slash_reg(0xDB, 2, "FCMOVNBE", OP_FPU_reg, &Interpreter::FCMOVNBE);
  534. build_slash(0xDB, 3, "FISTP", OP_FPU_RM32, &Interpreter::FISTP_RM32);
  535. build_slash_reg(0xDB, 3, "FCMOVNU", OP_FPU_reg, &Interpreter::FCMOVNU);
  536. build_slash(0xDB, 4, "FUNASSIGNED", OP_FPU, &Interpreter::ESCAPE);
  537. build_slash_rm(0xDB, 4, 0xE0, "FNENI", OP_FPU_reg, &Interpreter::FNENI);
  538. build_slash_rm(0xDB, 4, 0xE1, "FNDISI", OP_FPU_reg, &Interpreter::FNDISI);
  539. build_slash_rm(0xDB, 4, 0xE2, "FNCLEX", OP_FPU_reg, &Interpreter::FNCLEX);
  540. // FIXME: Extraodinary prefix 0x9B + 0xDB/4: FCLEX
  541. build_slash_rm(0xDB, 4, 0xE3, "FNINIT", OP_FPU_reg, &Interpreter::FNINIT);
  542. // FIXME: Extraodinary prefix 0x9B + 0xDB/4: FINIT
  543. build_slash_rm(0xDB, 4, 0xE4, "FNSETPM", OP_FPU_reg, &Interpreter::FNSETPM);
  544. build_slash(0xDB, 5, "FLD", OP_FPU_M80, &Interpreter::FLD_RM80);
  545. build_slash_reg(0xDB, 5, "FUCOMI", OP_FPU_reg, &Interpreter::FUCOMI);
  546. build_slash(0xDB, 6, "FCOMI", OP_FPU_reg, &Interpreter::FCOMI);
  547. build_slash(0xDB, 7, "FSTP", OP_FPU_M80, &Interpreter::FSTP_RM80);
  548. build_slash(0xDC, 0, "FADD", OP_FPU_RM64, &Interpreter::FADD_RM64);
  549. build_slash(0xDC, 1, "FMUL", OP_FPU_RM64, &Interpreter::FMUL_RM64);
  550. build_slash(0xDC, 2, "FCOM", OP_FPU_RM64, &Interpreter::FCOM_RM64);
  551. build_slash(0xDC, 3, "FCOMP", OP_FPU_RM64, &Interpreter::FCOMP_RM64);
  552. build_slash(0xDC, 4, "FSUB", OP_FPU_RM64, &Interpreter::FSUB_RM64);
  553. build_slash(0xDC, 5, "FSUBR", OP_FPU_RM64, &Interpreter::FSUBR_RM64);
  554. build_slash(0xDC, 6, "FDIV", OP_FPU_RM64, &Interpreter::FDIV_RM64);
  555. build_slash(0xDC, 7, "FDIVR", OP_FPU_RM64, &Interpreter::FDIVR_RM64);
  556. build_slash(0xDD, 0, "FLD", OP_FPU_RM64, &Interpreter::FLD_RM64);
  557. build_slash_reg(0xDD, 0, "FFREE", OP_FPU_reg, &Interpreter::FFREE);
  558. build_slash(0xDD, 1, "FISTTP", OP_FPU_RM64, &Interpreter::FISTTP_RM64);
  559. build_slash_reg(0xDD, 1, "FXCH4", OP_FPU_reg, &Interpreter::FXCH);
  560. build_slash(0xDD, 2, "FST", OP_FPU_RM64, &Interpreter::FST_RM64);
  561. build_slash(0xDD, 3, "FSTP", OP_FPU_RM64, &Interpreter::FSTP_RM64);
  562. build_slash(0xDD, 4, "FRSTOR", OP_FPU_mem, &Interpreter::FRSTOR);
  563. build_slash_reg(0xDD, 4, "FUCOM", OP_FPU_reg, &Interpreter::FUCOM);
  564. // FIXME: DD/4 E1 (...but isn't this what DD/4 does naturally, with E1 just being normal R/M?)
  565. build_slash(0xDD, 5, "FUCOMP", OP_FPU_reg, &Interpreter::FUCOMP);
  566. // FIXME: DD/5 E9 (...but isn't this what DD/5 does naturally, with E9 just being normal R/M?)
  567. build_slash(0xDD, 6, "FNSAVE", OP_FPU_mem, &Interpreter::FNSAVE);
  568. // FIXME: Extraodinary prefix 0x9B + 0xDD/6: FSAVE
  569. build_slash(0xDD, 7, "FNSTSW", OP_FPU_RM16, &Interpreter::FNSTSW);
  570. // FIXME: Extraodinary prefix 0x9B + 0xDD/7: FSTSW
  571. build_slash(0xDE, 0, "FIADD", OP_FPU_RM16, &Interpreter::FIADD_RM16);
  572. build_slash_reg(0xDE, 0, "FADDP", OP_FPU_reg, &Interpreter::FADDP);
  573. // FIXME: DE/0 C1 (...but isn't this what DE/0 does naturally, with C1 just being normal R/M?)
  574. build_slash(0xDE, 1, "FIMUL", OP_FPU_RM16, &Interpreter::FIMUL_RM16);
  575. build_slash_reg(0xDE, 1, "FMULP", OP_FPU_reg, &Interpreter::FMULP);
  576. // FIXME: DE/1 C9 (...but isn't this what DE/1 does naturally, with C9 just being normal R/M?)
  577. build_slash(0xDE, 2, "FICOM", OP_FPU_RM16, &Interpreter::FICOM_RM16);
  578. build_slash_reg(0xDE, 2, "FCOMP5", OP_FPU_reg, &Interpreter::FCOMP_RM32);
  579. build_slash(0xDE, 3, "FICOMP", OP_FPU_RM16, &Interpreter::FICOMP_RM16);
  580. build_slash_reg(0xDE, 3, "FCOMPP", OP_FPU_reg, &Interpreter::FCOMPP);
  581. build_slash(0xDE, 4, "FISUB", OP_FPU_RM16, &Interpreter::FISUB_RM16);
  582. build_slash_reg(0xDE, 4, "FSUBRP", OP_FPU_reg, &Interpreter::FSUBRP);
  583. // FIXME: DE/4 E1 (...but isn't this what DE/4 does naturally, with E1 just being normal R/M?)
  584. build_slash(0xDE, 5, "FISUBR", OP_FPU_RM16, &Interpreter::FISUBR_RM16);
  585. build_slash_reg(0xDE, 5, "FSUBP", OP_FPU_reg, &Interpreter::FSUBP);
  586. // FIXME: DE/5 E9 (...but isn't this what DE/5 does naturally, with E9 just being normal R/M?)
  587. build_slash(0xDE, 6, "FIDIV", OP_FPU_RM16, &Interpreter::FIDIV_RM16);
  588. build_slash_reg(0xDE, 6, "FDIVRP", OP_FPU_reg, &Interpreter::FDIVRP);
  589. // FIXME: DE/6 F1 (...but isn't this what DE/6 does naturally, with F1 just being normal R/M?)
  590. build_slash(0xDE, 7, "FIDIVR", OP_FPU_RM16, &Interpreter::FIDIVR_RM16);
  591. build_slash_reg(0xDE, 7, "FDIVP", OP_FPU_reg, &Interpreter::FDIVP);
  592. // FIXME: DE/7 F9 (...but isn't this what DE/7 does naturally, with F9 just being normal R/M?)
  593. build_slash(0xDF, 0, "FILD", OP_FPU_RM32, &Interpreter::FILD_RM16);
  594. build_slash_reg(0xDF, 0, "FFREEP", OP_FPU_reg, &Interpreter::FFREEP);
  595. build_slash(0xDF, 1, "FISTTP", OP_FPU_RM32, &Interpreter::FISTTP_RM16);
  596. build_slash_reg(0xDF, 1, "FXCH7", OP_FPU_reg, &Interpreter::FXCH);
  597. build_slash(0xDF, 2, "FIST", OP_FPU_RM32, &Interpreter::FIST_RM16);
  598. build_slash_reg(0xDF, 2, "FSTP8", OP_FPU_reg, &Interpreter::FSTP_RM32);
  599. build_slash(0xDF, 3, "FISTP", OP_FPU_RM32, &Interpreter::FISTP_RM16);
  600. build_slash_reg(0xDF, 3, "FSTP9", OP_FPU_reg, &Interpreter::FSTP_RM32);
  601. build_slash(0xDF, 4, "FBLD", OP_FPU_M80, &Interpreter::FBLD_M80);
  602. build_slash_reg(0xDF, 4, "FNSTSW", OP_FPU_AX16, &Interpreter::FNSTSW_AX);
  603. // FIXME: Extraodinary prefix 0x9B + 0xDF/e: FSTSW_AX
  604. build_slash(0xDF, 5, "FILD", OP_FPU_RM64, &Interpreter::FILD_RM64);
  605. build_slash_reg(0xDF, 5, "FUCOMIP", OP_FPU_reg, &Interpreter::FUCOMIP);
  606. build_slash(0xDF, 6, "FBSTP", OP_FPU_M80, &Interpreter::FBSTP_M80);
  607. build_slash_reg(0xDF, 6, "FCOMIP", OP_FPU_reg, &Interpreter::FCOMIP);
  608. build_slash(0xDF, 7, "FISTP", OP_FPU_RM64, &Interpreter::FISTP_RM64);
  609. build(0xE0, "LOOPNZ", OP_imm8, &Interpreter::LOOPNZ_imm8);
  610. build(0xE1, "LOOPZ", OP_imm8, &Interpreter::LOOPZ_imm8);
  611. build(0xE2, "LOOP", OP_imm8, &Interpreter::LOOP_imm8);
  612. build(0xE3, "JCXZ", OP_imm8, &Interpreter::JCXZ_imm8);
  613. build(0xE4, "IN", OP_AL_imm8, &Interpreter::IN_AL_imm8);
  614. build(0xE5, "IN", OP_AX_imm8, &Interpreter::IN_AX_imm8, OP_EAX_imm8, &Interpreter::IN_EAX_imm8);
  615. build(0xE6, "OUT", OP_imm8_AL, &Interpreter::OUT_imm8_AL);
  616. build(0xE7, "OUT", OP_imm8_AX, &Interpreter::OUT_imm8_AX, OP_imm8_EAX, &Interpreter::OUT_imm8_EAX);
  617. build(0xE8, "CALL", OP_relimm16, &Interpreter::CALL_imm16, OP_relimm32, &Interpreter::CALL_imm32);
  618. build(0xE9, "JMP", OP_relimm16, &Interpreter::JMP_imm16, OP_relimm32, &Interpreter::JMP_imm32);
  619. build(0xEA, "JMP", OP_imm16_imm16, &Interpreter::JMP_imm16_imm16, OP_imm16_imm32, &Interpreter::JMP_imm16_imm32);
  620. build(0xEB, "JMP", OP_short_imm8, &Interpreter::JMP_short_imm8);
  621. build(0xEC, "IN", OP_AL_DX, &Interpreter::IN_AL_DX);
  622. build(0xED, "IN", OP_AX_DX, &Interpreter::IN_AX_DX, OP_EAX_DX, &Interpreter::IN_EAX_DX);
  623. build(0xEE, "OUT", OP_DX_AL, &Interpreter::OUT_DX_AL);
  624. build(0xEF, "OUT", OP_DX_AX, &Interpreter::OUT_DX_AX, OP_DX_EAX, &Interpreter::OUT_DX_EAX);
  625. build(0xF1, "INT1", OP, &Interpreter::INT1);
  626. build(0xF4, "HLT", OP, &Interpreter::HLT);
  627. build(0xF5, "CMC", OP, &Interpreter::CMC);
  628. build(0xF8, "CLC", OP, &Interpreter::CLC);
  629. build(0xF9, "STC", OP, &Interpreter::STC);
  630. build(0xFA, "CLI", OP, &Interpreter::CLI);
  631. build(0xFB, "STI", OP, &Interpreter::STI);
  632. build(0xFC, "CLD", OP, &Interpreter::CLD);
  633. build(0xFD, "STD", OP, &Interpreter::STD);
  634. build_slash(0x80, 0, "ADD", OP_RM8_imm8, &Interpreter::ADD_RM8_imm8, LockPrefixAllowed);
  635. build_slash(0x80, 1, "OR", OP_RM8_imm8, &Interpreter::OR_RM8_imm8, LockPrefixAllowed);
  636. build_slash(0x80, 2, "ADC", OP_RM8_imm8, &Interpreter::ADC_RM8_imm8, LockPrefixAllowed);
  637. build_slash(0x80, 3, "SBB", OP_RM8_imm8, &Interpreter::SBB_RM8_imm8, LockPrefixAllowed);
  638. build_slash(0x80, 4, "AND", OP_RM8_imm8, &Interpreter::AND_RM8_imm8, LockPrefixAllowed);
  639. build_slash(0x80, 5, "SUB", OP_RM8_imm8, &Interpreter::SUB_RM8_imm8, LockPrefixAllowed);
  640. build_slash(0x80, 6, "XOR", OP_RM8_imm8, &Interpreter::XOR_RM8_imm8, LockPrefixAllowed);
  641. build_slash(0x80, 7, "CMP", OP_RM8_imm8, &Interpreter::CMP_RM8_imm8);
  642. build_slash(0x81, 0, "ADD", OP_RM16_imm16, &Interpreter::ADD_RM16_imm16, OP_RM32_imm32, &Interpreter::ADD_RM32_imm32, LockPrefixAllowed);
  643. build_slash(0x81, 1, "OR", OP_RM16_imm16, &Interpreter::OR_RM16_imm16, OP_RM32_imm32, &Interpreter::OR_RM32_imm32, LockPrefixAllowed);
  644. build_slash(0x81, 2, "ADC", OP_RM16_imm16, &Interpreter::ADC_RM16_imm16, OP_RM32_imm32, &Interpreter::ADC_RM32_imm32, LockPrefixAllowed);
  645. build_slash(0x81, 3, "SBB", OP_RM16_imm16, &Interpreter::SBB_RM16_imm16, OP_RM32_imm32, &Interpreter::SBB_RM32_imm32, LockPrefixAllowed);
  646. build_slash(0x81, 4, "AND", OP_RM16_imm16, &Interpreter::AND_RM16_imm16, OP_RM32_imm32, &Interpreter::AND_RM32_imm32, LockPrefixAllowed);
  647. build_slash(0x81, 5, "SUB", OP_RM16_imm16, &Interpreter::SUB_RM16_imm16, OP_RM32_imm32, &Interpreter::SUB_RM32_imm32, LockPrefixAllowed);
  648. build_slash(0x81, 6, "XOR", OP_RM16_imm16, &Interpreter::XOR_RM16_imm16, OP_RM32_imm32, &Interpreter::XOR_RM32_imm32, LockPrefixAllowed);
  649. build_slash(0x81, 7, "CMP", OP_RM16_imm16, &Interpreter::CMP_RM16_imm16, OP_RM32_imm32, &Interpreter::CMP_RM32_imm32);
  650. build_slash(0x83, 0, "ADD", OP_RM16_imm8, &Interpreter::ADD_RM16_imm8, OP_RM32_imm8, &Interpreter::ADD_RM32_imm8, LockPrefixAllowed);
  651. build_slash(0x83, 1, "OR", OP_RM16_imm8, &Interpreter::OR_RM16_imm8, OP_RM32_imm8, &Interpreter::OR_RM32_imm8, LockPrefixAllowed);
  652. build_slash(0x83, 2, "ADC", OP_RM16_imm8, &Interpreter::ADC_RM16_imm8, OP_RM32_imm8, &Interpreter::ADC_RM32_imm8, LockPrefixAllowed);
  653. build_slash(0x83, 3, "SBB", OP_RM16_imm8, &Interpreter::SBB_RM16_imm8, OP_RM32_imm8, &Interpreter::SBB_RM32_imm8, LockPrefixAllowed);
  654. build_slash(0x83, 4, "AND", OP_RM16_imm8, &Interpreter::AND_RM16_imm8, OP_RM32_imm8, &Interpreter::AND_RM32_imm8, LockPrefixAllowed);
  655. build_slash(0x83, 5, "SUB", OP_RM16_imm8, &Interpreter::SUB_RM16_imm8, OP_RM32_imm8, &Interpreter::SUB_RM32_imm8, LockPrefixAllowed);
  656. build_slash(0x83, 6, "XOR", OP_RM16_imm8, &Interpreter::XOR_RM16_imm8, OP_RM32_imm8, &Interpreter::XOR_RM32_imm8, LockPrefixAllowed);
  657. build_slash(0x83, 7, "CMP", OP_RM16_imm8, &Interpreter::CMP_RM16_imm8, OP_RM32_imm8, &Interpreter::CMP_RM32_imm8);
  658. build_slash(0x8F, 0, "POP", OP_RM16, &Interpreter::POP_RM16, OP_RM32, &Interpreter::POP_RM32);
  659. build_slash(0xC0, 0, "ROL", OP_RM8_imm8, &Interpreter::ROL_RM8_imm8);
  660. build_slash(0xC0, 1, "ROR", OP_RM8_imm8, &Interpreter::ROR_RM8_imm8);
  661. build_slash(0xC0, 2, "RCL", OP_RM8_imm8, &Interpreter::RCL_RM8_imm8);
  662. build_slash(0xC0, 3, "RCR", OP_RM8_imm8, &Interpreter::RCR_RM8_imm8);
  663. build_slash(0xC0, 4, "SHL", OP_RM8_imm8, &Interpreter::SHL_RM8_imm8);
  664. build_slash(0xC0, 5, "SHR", OP_RM8_imm8, &Interpreter::SHR_RM8_imm8);
  665. build_slash(0xC0, 6, "SHL", OP_RM8_imm8, &Interpreter::SHL_RM8_imm8); // Undocumented
  666. build_slash(0xC0, 7, "SAR", OP_RM8_imm8, &Interpreter::SAR_RM8_imm8);
  667. build_slash(0xC1, 0, "ROL", OP_RM16_imm8, &Interpreter::ROL_RM16_imm8, OP_RM32_imm8, &Interpreter::ROL_RM32_imm8);
  668. build_slash(0xC1, 1, "ROR", OP_RM16_imm8, &Interpreter::ROR_RM16_imm8, OP_RM32_imm8, &Interpreter::ROR_RM32_imm8);
  669. build_slash(0xC1, 2, "RCL", OP_RM16_imm8, &Interpreter::RCL_RM16_imm8, OP_RM32_imm8, &Interpreter::RCL_RM32_imm8);
  670. build_slash(0xC1, 3, "RCR", OP_RM16_imm8, &Interpreter::RCR_RM16_imm8, OP_RM32_imm8, &Interpreter::RCR_RM32_imm8);
  671. build_slash(0xC1, 4, "SHL", OP_RM16_imm8, &Interpreter::SHL_RM16_imm8, OP_RM32_imm8, &Interpreter::SHL_RM32_imm8);
  672. build_slash(0xC1, 5, "SHR", OP_RM16_imm8, &Interpreter::SHR_RM16_imm8, OP_RM32_imm8, &Interpreter::SHR_RM32_imm8);
  673. build_slash(0xC1, 6, "SHL", OP_RM16_imm8, &Interpreter::SHL_RM16_imm8, OP_RM32_imm8, &Interpreter::SHL_RM32_imm8); // Undocumented
  674. build_slash(0xC1, 7, "SAR", OP_RM16_imm8, &Interpreter::SAR_RM16_imm8, OP_RM32_imm8, &Interpreter::SAR_RM32_imm8);
  675. build_slash(0xD0, 0, "ROL", OP_RM8_1, &Interpreter::ROL_RM8_1);
  676. build_slash(0xD0, 1, "ROR", OP_RM8_1, &Interpreter::ROR_RM8_1);
  677. build_slash(0xD0, 2, "RCL", OP_RM8_1, &Interpreter::RCL_RM8_1);
  678. build_slash(0xD0, 3, "RCR", OP_RM8_1, &Interpreter::RCR_RM8_1);
  679. build_slash(0xD0, 4, "SHL", OP_RM8_1, &Interpreter::SHL_RM8_1);
  680. build_slash(0xD0, 5, "SHR", OP_RM8_1, &Interpreter::SHR_RM8_1);
  681. build_slash(0xD0, 6, "SHL", OP_RM8_1, &Interpreter::SHL_RM8_1); // Undocumented
  682. build_slash(0xD0, 7, "SAR", OP_RM8_1, &Interpreter::SAR_RM8_1);
  683. build_slash(0xD1, 0, "ROL", OP_RM16_1, &Interpreter::ROL_RM16_1, OP_RM32_1, &Interpreter::ROL_RM32_1);
  684. build_slash(0xD1, 1, "ROR", OP_RM16_1, &Interpreter::ROR_RM16_1, OP_RM32_1, &Interpreter::ROR_RM32_1);
  685. build_slash(0xD1, 2, "RCL", OP_RM16_1, &Interpreter::RCL_RM16_1, OP_RM32_1, &Interpreter::RCL_RM32_1);
  686. build_slash(0xD1, 3, "RCR", OP_RM16_1, &Interpreter::RCR_RM16_1, OP_RM32_1, &Interpreter::RCR_RM32_1);
  687. build_slash(0xD1, 4, "SHL", OP_RM16_1, &Interpreter::SHL_RM16_1, OP_RM32_1, &Interpreter::SHL_RM32_1);
  688. build_slash(0xD1, 5, "SHR", OP_RM16_1, &Interpreter::SHR_RM16_1, OP_RM32_1, &Interpreter::SHR_RM32_1);
  689. build_slash(0xD1, 6, "SHL", OP_RM16_1, &Interpreter::SHL_RM16_1, OP_RM32_1, &Interpreter::SHL_RM32_1); // Undocumented
  690. build_slash(0xD1, 7, "SAR", OP_RM16_1, &Interpreter::SAR_RM16_1, OP_RM32_1, &Interpreter::SAR_RM32_1);
  691. build_slash(0xD2, 0, "ROL", OP_RM8_CL, &Interpreter::ROL_RM8_CL);
  692. build_slash(0xD2, 1, "ROR", OP_RM8_CL, &Interpreter::ROR_RM8_CL);
  693. build_slash(0xD2, 2, "RCL", OP_RM8_CL, &Interpreter::RCL_RM8_CL);
  694. build_slash(0xD2, 3, "RCR", OP_RM8_CL, &Interpreter::RCR_RM8_CL);
  695. build_slash(0xD2, 4, "SHL", OP_RM8_CL, &Interpreter::SHL_RM8_CL);
  696. build_slash(0xD2, 5, "SHR", OP_RM8_CL, &Interpreter::SHR_RM8_CL);
  697. build_slash(0xD2, 6, "SHL", OP_RM8_CL, &Interpreter::SHL_RM8_CL); // Undocumented
  698. build_slash(0xD2, 7, "SAR", OP_RM8_CL, &Interpreter::SAR_RM8_CL);
  699. build_slash(0xD3, 0, "ROL", OP_RM16_CL, &Interpreter::ROL_RM16_CL, OP_RM32_CL, &Interpreter::ROL_RM32_CL);
  700. build_slash(0xD3, 1, "ROR", OP_RM16_CL, &Interpreter::ROR_RM16_CL, OP_RM32_CL, &Interpreter::ROR_RM32_CL);
  701. build_slash(0xD3, 2, "RCL", OP_RM16_CL, &Interpreter::RCL_RM16_CL, OP_RM32_CL, &Interpreter::RCL_RM32_CL);
  702. build_slash(0xD3, 3, "RCR", OP_RM16_CL, &Interpreter::RCR_RM16_CL, OP_RM32_CL, &Interpreter::RCR_RM32_CL);
  703. build_slash(0xD3, 4, "SHL", OP_RM16_CL, &Interpreter::SHL_RM16_CL, OP_RM32_CL, &Interpreter::SHL_RM32_CL);
  704. build_slash(0xD3, 5, "SHR", OP_RM16_CL, &Interpreter::SHR_RM16_CL, OP_RM32_CL, &Interpreter::SHR_RM32_CL);
  705. build_slash(0xD3, 6, "SHL", OP_RM16_CL, &Interpreter::SHL_RM16_CL, OP_RM32_CL, &Interpreter::SHL_RM32_CL); // Undocumented
  706. build_slash(0xD3, 7, "SAR", OP_RM16_CL, &Interpreter::SAR_RM16_CL, OP_RM32_CL, &Interpreter::SAR_RM32_CL);
  707. build_slash(0xF6, 0, "TEST", OP_RM8_imm8, &Interpreter::TEST_RM8_imm8);
  708. build_slash(0xF6, 1, "TEST", OP_RM8_imm8, &Interpreter::TEST_RM8_imm8); // Undocumented
  709. build_slash(0xF6, 2, "NOT", OP_RM8, &Interpreter::NOT_RM8, LockPrefixAllowed);
  710. build_slash(0xF6, 3, "NEG", OP_RM8, &Interpreter::NEG_RM8, LockPrefixAllowed);
  711. build_slash(0xF6, 4, "MUL", OP_RM8, &Interpreter::MUL_RM8);
  712. build_slash(0xF6, 5, "IMUL", OP_RM8, &Interpreter::IMUL_RM8);
  713. build_slash(0xF6, 6, "DIV", OP_RM8, &Interpreter::DIV_RM8);
  714. build_slash(0xF6, 7, "IDIV", OP_RM8, &Interpreter::IDIV_RM8);
  715. build_slash(0xF7, 0, "TEST", OP_RM16_imm16, &Interpreter::TEST_RM16_imm16, OP_RM32_imm32, &Interpreter::TEST_RM32_imm32);
  716. build_slash(0xF7, 1, "TEST", OP_RM16_imm16, &Interpreter::TEST_RM16_imm16, OP_RM32_imm32, &Interpreter::TEST_RM32_imm32); // Undocumented
  717. build_slash(0xF7, 2, "NOT", OP_RM16, &Interpreter::NOT_RM16, OP_RM32, &Interpreter::NOT_RM32, LockPrefixAllowed);
  718. build_slash(0xF7, 3, "NEG", OP_RM16, &Interpreter::NEG_RM16, OP_RM32, &Interpreter::NEG_RM32, LockPrefixAllowed);
  719. build_slash(0xF7, 4, "MUL", OP_RM16, &Interpreter::MUL_RM16, OP_RM32, &Interpreter::MUL_RM32);
  720. build_slash(0xF7, 5, "IMUL", OP_RM16, &Interpreter::IMUL_RM16, OP_RM32, &Interpreter::IMUL_RM32);
  721. build_slash(0xF7, 6, "DIV", OP_RM16, &Interpreter::DIV_RM16, OP_RM32, &Interpreter::DIV_RM32);
  722. build_slash(0xF7, 7, "IDIV", OP_RM16, &Interpreter::IDIV_RM16, OP_RM32, &Interpreter::IDIV_RM32);
  723. build_slash(0xFE, 0, "INC", OP_RM8, &Interpreter::INC_RM8, LockPrefixAllowed);
  724. build_slash(0xFE, 1, "DEC", OP_RM8, &Interpreter::DEC_RM8, LockPrefixAllowed);
  725. build_slash(0xFF, 0, "INC", OP_RM16, &Interpreter::INC_RM16, OP_RM32, &Interpreter::INC_RM32, LockPrefixAllowed);
  726. build_slash(0xFF, 1, "DEC", OP_RM16, &Interpreter::DEC_RM16, OP_RM32, &Interpreter::DEC_RM32, LockPrefixAllowed);
  727. build_slash(0xFF, 2, "CALL", OP_RM16, &Interpreter::CALL_RM16, OP_RM32, &Interpreter::CALL_RM32);
  728. build_slash(0xFF, 3, "CALL", OP_FAR_mem16, &Interpreter::CALL_FAR_mem16, OP_FAR_mem32, &Interpreter::CALL_FAR_mem32);
  729. build_slash(0xFF, 4, "JMP", OP_RM16, &Interpreter::JMP_RM16, OP_RM32, &Interpreter::JMP_RM32);
  730. build_slash(0xFF, 5, "JMP", OP_FAR_mem16, &Interpreter::JMP_FAR_mem16, OP_FAR_mem32, &Interpreter::JMP_FAR_mem32);
  731. build_slash(0xFF, 6, "PUSH", OP_RM16, &Interpreter::PUSH_RM16, OP_RM32, &Interpreter::PUSH_RM32);
  732. // Instructions starting with 0x0F are multi-byte opcodes.
  733. build_0f_slash(0x00, 0, "SLDT", OP_RM16, &Interpreter::SLDT_RM16);
  734. build_0f_slash(0x00, 1, "STR", OP_RM16, &Interpreter::STR_RM16);
  735. build_0f_slash(0x00, 2, "LLDT", OP_RM16, &Interpreter::LLDT_RM16);
  736. build_0f_slash(0x00, 3, "LTR", OP_RM16, &Interpreter::LTR_RM16);
  737. build_0f_slash(0x00, 4, "VERR", OP_RM16, &Interpreter::VERR_RM16);
  738. build_0f_slash(0x00, 5, "VERW", OP_RM16, &Interpreter::VERW_RM16);
  739. build_0f_slash(0x01, 0, "SGDT", OP_RM16, &Interpreter::SGDT);
  740. build_0f_slash(0x01, 1, "SIDT", OP_RM16, &Interpreter::SIDT);
  741. build_0f_slash(0x01, 2, "LGDT", OP_RM16, &Interpreter::LGDT);
  742. build_0f_slash(0x01, 3, "LIDT", OP_RM16, &Interpreter::LIDT);
  743. build_0f_slash(0x01, 4, "SMSW", OP_RM16, &Interpreter::SMSW_RM16);
  744. build_0f_slash(0x01, 6, "LMSW", OP_RM16, &Interpreter::LMSW_RM16);
  745. build_0f_slash(0x01, 7, "INVLPG", OP_RM32, &Interpreter::INVLPG);
  746. build_0f_slash(0x18, 0, "PREFETCHTNTA", OP_RM8, &Interpreter::PREFETCHTNTA);
  747. build_0f_slash(0x18, 1, "PREFETCHT0", OP_RM8, &Interpreter::PREFETCHT0);
  748. build_0f_slash(0x18, 2, "PREFETCHT1", OP_RM8, &Interpreter::PREFETCHT1);
  749. build_0f_slash(0x18, 3, "PREFETCHT2", OP_RM8, &Interpreter::PREFETCHT2);
  750. // FIXME: Techinically NoPrefix (sse_np_slash?)
  751. build_0f_slash(0xAE, 2, "LDMXCSR", OP_RM32, &Interpreter::LDMXCSR);
  752. build_0f_slash(0xAE, 3, "STMXCSR", OP_RM32, &Interpreter::STMXCSR);
  753. // FIXME: SFENCE: NP 0F AE F8
  754. build_0f_slash(0xBA, 4, "BT", OP_RM16_imm8, &Interpreter::BT_RM16_imm8, OP_RM32_imm8, &Interpreter::BT_RM32_imm8, LockPrefixAllowed);
  755. build_0f_slash(0xBA, 5, "BTS", OP_RM16_imm8, &Interpreter::BTS_RM16_imm8, OP_RM32_imm8, &Interpreter::BTS_RM32_imm8, LockPrefixAllowed);
  756. build_0f_slash(0xBA, 6, "BTR", OP_RM16_imm8, &Interpreter::BTR_RM16_imm8, OP_RM32_imm8, &Interpreter::BTR_RM32_imm8, LockPrefixAllowed);
  757. build_0f_slash(0xBA, 7, "BTC", OP_RM16_imm8, &Interpreter::BTC_RM16_imm8, OP_RM32_imm8, &Interpreter::BTC_RM32_imm8, LockPrefixAllowed);
  758. build_0f(0x02, "LAR", OP_reg16_RM16, &Interpreter::LAR_reg16_RM16, OP_reg32_RM32, &Interpreter::LAR_reg32_RM32);
  759. build_0f(0x03, "LSL", OP_reg16_RM16, &Interpreter::LSL_reg16_RM16, OP_reg32_RM32, &Interpreter::LSL_reg32_RM32);
  760. build_0f(0x06, "CLTS", OP, &Interpreter::CLTS);
  761. build_0f(0x09, "WBINVD", OP, &Interpreter::WBINVD);
  762. build_0f(0x0B, "UD2", OP, &Interpreter::UD2);
  763. build_sse_np(0x10, "MOVUPS", OP_xmm1_xmm2m128, &Interpreter::MOVUPS_xmm1_xmm2m128);
  764. build_sse_f3(0x10, "MOVSS", OP_xmm1_xmm2m32, &Interpreter::MOVSS_xmm1_xmm2m32);
  765. build_sse_np(0x11, "MOVUPS", OP_xmm1m128_xmm2, &Interpreter::MOVUPS_xmm1m128_xmm2);
  766. build_sse_f3(0x11, "MOVSS", OP_xmm1m32_xmm2, &Interpreter::MOVSS_xmm1m32_xmm2);
  767. build_sse_np(0x12, "MOVLPS", OP_xmm1_xmm2m64, &Interpreter::MOVLPS_xmm1_xmm2m64); // FIXME: This mnemonic is MOVHLPS when providing xmm2
  768. build_sse_np(0x13, "MOVLPS", OP_m64_xmm2, &Interpreter::MOVLPS_m64_xmm2);
  769. build_sse_np(0x15, "UNPCKLS", OP_xmm1_xmm2m128, &Interpreter::UNPCKLPS_xmm1_xmm2m128);
  770. build_sse_np(0x15, "UNPCKHS", OP_xmm1_xmm2m128, &Interpreter::UNPCKHPS_xmm1_xmm2m128);
  771. build_sse_np(0x16, "MOVHPS", OP_xmm1_xmm2m64, &Interpreter::MOVHPS_xmm1_xmm2m64); // FIXME: This mnemonic is MOVLHPS when providing xmm2
  772. build_sse_np(0x17, "MOVHPS", OP_m64_xmm2, &Interpreter::MOVHPS_m64_xmm2);
  773. build_0f(0x20, "MOV", OP_reg32_CR, &Interpreter::MOV_reg32_CR);
  774. build_0f(0x21, "MOV", OP_reg32_DR, &Interpreter::MOV_reg32_DR);
  775. build_0f(0x22, "MOV", OP_CR_reg32, &Interpreter::MOV_CR_reg32);
  776. build_0f(0x23, "MOV", OP_DR_reg32, &Interpreter::MOV_DR_reg32);
  777. build_sse_np(0x28, "MOVAPS", OP_xmm1_xmm2m128, &Interpreter::MOVAPS_xmm1_xmm2m128);
  778. build_sse_np(0x29, "MOVAPS", OP_xmm1m128_xmm2, &Interpreter::MOVAPS_xmm1m128_xmm2);
  779. build_sse_np(0x2A, "CVTPI2PS", OP_xmm1_mm2m64, &Interpreter::CVTPI2PS_xmm1_mm2m64);
  780. build_sse_f3(0x2A, "CVTSI2SS", OP_xmm1_rm32, &Interpreter::CVTSI2SS_xmm1_rm32);
  781. build_sse_np(0x2B, "MOVNTPS", OP_xmm1m128_xmm2, &Interpreter::MOVNTPS_xmm1m128_xmm2);
  782. build_sse_np(0x2C, "CVTTPS2PI", OP_mm1_xmm2m64, &Interpreter::CVTTPS2PI_mm1_xmm2m64);
  783. build_sse_f3(0x2C, "CVTTSS2SI", OP_r32_xmm2m32, &Interpreter::CVTTPS2PI_r32_xmm2m32);
  784. build_sse_np(0x2D, "CVTPS2PI", OP_mm1_xmm2m64, &Interpreter::CVTPS2PI_xmm1_mm2m64);
  785. build_sse_f3(0x2D, "CVTSS2SI", OP_r32_xmm2m32, &Interpreter::CVTSS2SI_xmm1_rm32);
  786. build_sse_np(0x2E, "UCOMISS", OP_xmm1_xmm2m32, &Interpreter::UCOMISS_xmm1_xmm2m32);
  787. build_sse_np(0x2F, "COMISS", OP_xmm1_xmm2m32, &Interpreter::COMISS_xmm1_xmm2m32);
  788. build_0f(0x31, "RDTSC", OP, &Interpreter::RDTSC);
  789. build_0f(0x40, "CMOVO", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  790. build_0f(0x41, "CMOVNO", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  791. build_0f(0x42, "CMOVC", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  792. build_0f(0x43, "CMOVNC", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  793. build_0f(0x44, "CMOVZ", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  794. build_0f(0x45, "CMOVNZ", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  795. build_0f(0x46, "CMOVNA", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  796. build_0f(0x47, "CMOVA", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  797. build_0f(0x48, "CMOVS", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  798. build_0f(0x49, "CMOVNS", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  799. build_0f(0x4A, "CMOVP", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  800. build_0f(0x4B, "CMOVNP", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  801. build_0f(0x4C, "CMOVL", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  802. build_0f(0x4D, "CMOVNL", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  803. build_0f(0x4E, "CMOVNG", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  804. build_0f(0x4F, "CMOVG", OP_reg16_RM16, &Interpreter::CMOVcc_reg16_RM16, OP_reg32_RM32, &Interpreter::CMOVcc_reg32_RM32);
  805. build_sse_np(0x50, "MOVMSKPS", OP_reg_xmm1, &Interpreter::MOVMSKPS_reg_xmm);
  806. build_sse_np(0x51, "SQRTPS", OP_xmm1_xmm2m128, &Interpreter::SQRTPS_xmm1_xmm2m128);
  807. build_sse_f3(0x51, "SQRTSS", OP_xmm1_xmm2m32, &Interpreter::SQRTSS_xmm1_xmm2m32);
  808. build_sse_np(0x52, "RSQRTPS", OP_xmm1_xmm2m128, &Interpreter::RSQRTPS_xmm1_xmm2m128);
  809. build_sse_f3(0x52, "RSQRTSS", OP_xmm1_xmm2m32, &Interpreter::RSQRTSS_xmm1_xmm2m32);
  810. build_sse_np(0x53, "RCPPS", OP_xmm1_xmm2m128, &Interpreter::RCPPS_xmm1_xmm2m128);
  811. build_sse_f3(0x53, "RCPSS", OP_xmm1_xmm2m32, &Interpreter::RCPSS_xmm1_xmm2m32);
  812. build_sse_np(0x54, "ANDPS", OP_xmm1_xmm2m128, &Interpreter::ANDPS_xmm1_xmm2m128);
  813. build_sse_np(0x55, "ANDNPS", OP_xmm1_xmm2m128, &Interpreter::ANDNPS_xmm1_xmm2m128);
  814. build_sse_np(0x56, "ORPS", OP_xmm1_xmm2m128, &Interpreter::ORPS_xmm1_xmm2m128);
  815. build_sse_np(0x57, "XORPS", OP_xmm1_xmm2m128, &Interpreter::XORPS_xmm1_xmm2m128);
  816. build_sse_np(0x58, "ADDPS", OP_xmm1_xmm2m128, &Interpreter::ADDPS_xmm1_xmm2m128);
  817. build_sse_f3(0x58, "ADDSS", OP_xmm1_xmm2m32, &Interpreter::ADDSS_xmm1_xmm2m32);
  818. build_sse_np(0x59, "MULPS", OP_xmm1_xmm2m128, &Interpreter::MULPS_xmm1_xmm2m128);
  819. build_sse_f3(0x59, "MULSS", OP_xmm1_xmm2m32, &Interpreter::MULSS_xmm1_xmm2m32);
  820. build_sse_np(0x5C, "SUBPS", OP_xmm1_xmm2m128, &Interpreter::SUBPS_xmm1_xmm2m128);
  821. build_sse_f3(0x5C, "SUBSS", OP_xmm1_xmm2m32, &Interpreter::SUBSS_xmm1_xmm2m32);
  822. build_sse_np(0x5D, "MINPS", OP_xmm1_xmm2m128, &Interpreter::MINPS_xmm1_xmm2m128);
  823. build_sse_f3(0x5D, "MINSS", OP_xmm1_xmm2m32, &Interpreter::MINSS_xmm1_xmm2m32);
  824. build_sse_np(0x5E, "DIVPS", OP_xmm1_xmm2m128, &Interpreter::DIVPS_xmm1_xmm2m128);
  825. build_sse_f3(0x5E, "DIVSS", OP_xmm1_xmm2m32, &Interpreter::DIVSS_xmm1_xmm2m32);
  826. build_sse_np(0x5F, "MAXPS", OP_xmm1_xmm2m128, &Interpreter::MAXPS_xmm1_xmm2m128);
  827. build_sse_f3(0x5F, "MAXSS", OP_xmm1_xmm2m32, &Interpreter::MAXSS_xmm1_xmm2m32);
  828. build_0f(0x60, "PUNPCKLBW", OP_mm1_mm2m32, &Interpreter::PUNPCKLBW_mm1_mm2m32);
  829. build_0f(0x61, "PUNPCKLWD", OP_mm1_mm2m32, &Interpreter::PUNPCKLWD_mm1_mm2m32);
  830. build_0f(0x62, "PUNPCKLDQ", OP_mm1_mm2m32, &Interpreter::PUNPCKLDQ_mm1_mm2m32);
  831. build_0f(0x63, "PACKSSWB", OP_mm1_mm2m64, &Interpreter::PACKSSWB_mm1_mm2m64);
  832. build_0f(0x64, "PCMPGTB", OP_mm1_mm2m64, &Interpreter::PCMPGTB_mm1_mm2m64);
  833. build_0f(0x65, "PCMPGTW", OP_mm1_mm2m64, &Interpreter::PCMPGTW_mm1_mm2m64);
  834. build_0f(0x66, "PCMPGTD", OP_mm1_mm2m64, &Interpreter::PCMPGTD_mm1_mm2m64);
  835. build_0f(0x67, "PACKUSWB", OP_mm1_mm2m64, &Interpreter::PACKUSWB_mm1_mm2m64);
  836. build_0f(0x68, "PUNPCKHBW", OP_mm1_mm2m64, &Interpreter::PUNPCKHBW_mm1_mm2m64);
  837. build_0f(0x69, "PUNPCKHWD", OP_mm1_mm2m64, &Interpreter::PUNPCKHWD_mm1_mm2m64);
  838. build_0f(0x6A, "PUNPCKHDQ", OP_mm1_mm2m64, &Interpreter::PUNPCKHDQ_mm1_mm2m64);
  839. build_0f(0x6B, "PACKSSDW", OP_mm1_mm2m64, &Interpreter::PACKSSDW_mm1_mm2m64);
  840. build_0f(0x6E, "MOVD", OP_mm1_rm32, &Interpreter::MOVD_mm1_rm32);
  841. build_0f(0x6F, "MOVQ", OP_mm1_mm2m64, &Interpreter::MOVQ_mm1_mm2m64);
  842. build_sse_np(0x70, "PSHUFW", OP_mm1_mm2m64_imm8, &Interpreter::PSHUFW_mm1_mm2m64_imm8);
  843. build_0f_slash(0x71, 2, "PSRLW", OP_mm1_imm8, &Interpreter::PSRLW_mm1_mm2m64);
  844. build_0f_slash(0x71, 4, "PSRAW", OP_mm1_imm8, &Interpreter::PSRAW_mm1_imm8);
  845. build_0f_slash(0x71, 6, "PSLLW", OP_mm1_imm8, &Interpreter::PSLLD_mm1_imm8);
  846. build_0f_slash(0x72, 2, "PSRLD", OP_mm1_imm8, &Interpreter::PSRLD_mm1_mm2m64);
  847. build_0f_slash(0x72, 4, "PSRAD", OP_mm1_imm8, &Interpreter::PSRAD_mm1_imm8);
  848. build_0f_slash(0x72, 6, "PSLLW", OP_mm1_imm8, &Interpreter::PSLLW_mm1_imm8);
  849. build_0f_slash(0x73, 2, "PSRLQ", OP_mm1_imm8, &Interpreter::PSRLQ_mm1_mm2m64);
  850. build_0f_slash(0x73, 6, "PSLLQ", OP_mm1_imm8, &Interpreter::PSLLQ_mm1_imm8);
  851. build_0f(0x74, "PCMPEQB", OP_mm1_mm2m64, &Interpreter::PCMPEQB_mm1_mm2m64);
  852. build_0f(0x76, "PCMPEQD", OP_mm1_mm2m64, &Interpreter::PCMPEQD_mm1_mm2m64);
  853. build_0f(0x75, "PCMPEQW", OP_mm1_mm2m64, &Interpreter::PCMPEQW_mm1_mm2m64);
  854. build_0f(0x77, "EMMS", OP, &Interpreter::EMMS);
  855. build_0f(0x7E, "MOVD", OP_rm32_mm2, &Interpreter::MOVD_rm32_mm2);
  856. build_0f(0x7F, "MOVQ", OP_mm1m64_mm2, &Interpreter::MOVQ_mm1m64_mm2);
  857. build_0f(0x80, "JO", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  858. build_0f(0x81, "JNO", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  859. build_0f(0x82, "JC", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  860. build_0f(0x83, "JNC", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  861. build_0f(0x84, "JZ", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  862. build_0f(0x85, "JNZ", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  863. build_0f(0x86, "JNA", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  864. build_0f(0x87, "JA", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  865. build_0f(0x88, "JS", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  866. build_0f(0x89, "JNS", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  867. build_0f(0x8A, "JP", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  868. build_0f(0x8B, "JNP", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  869. build_0f(0x8C, "JL", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  870. build_0f(0x8D, "JNL", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  871. build_0f(0x8E, "JNG", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  872. build_0f(0x8F, "JG", OP_NEAR_imm, &Interpreter::Jcc_NEAR_imm);
  873. build_0f(0x90, "SETO", OP_RM8, &Interpreter::SETcc_RM8);
  874. build_0f(0x91, "SETNO", OP_RM8, &Interpreter::SETcc_RM8);
  875. build_0f(0x92, "SETC", OP_RM8, &Interpreter::SETcc_RM8);
  876. build_0f(0x93, "SETNC", OP_RM8, &Interpreter::SETcc_RM8);
  877. build_0f(0x94, "SETZ", OP_RM8, &Interpreter::SETcc_RM8);
  878. build_0f(0x95, "SETNZ", OP_RM8, &Interpreter::SETcc_RM8);
  879. build_0f(0x96, "SETNA", OP_RM8, &Interpreter::SETcc_RM8);
  880. build_0f(0x97, "SETA", OP_RM8, &Interpreter::SETcc_RM8);
  881. build_0f(0x98, "SETS", OP_RM8, &Interpreter::SETcc_RM8);
  882. build_0f(0x99, "SETNS", OP_RM8, &Interpreter::SETcc_RM8);
  883. build_0f(0x9A, "SETP", OP_RM8, &Interpreter::SETcc_RM8);
  884. build_0f(0x9B, "SETNP", OP_RM8, &Interpreter::SETcc_RM8);
  885. build_0f(0x9C, "SETL", OP_RM8, &Interpreter::SETcc_RM8);
  886. build_0f(0x9D, "SETNL", OP_RM8, &Interpreter::SETcc_RM8);
  887. build_0f(0x9E, "SETNG", OP_RM8, &Interpreter::SETcc_RM8);
  888. build_0f(0x9F, "SETG", OP_RM8, &Interpreter::SETcc_RM8);
  889. build_0f(0xA0, "PUSH", OP_FS, &Interpreter::PUSH_FS);
  890. build_0f(0xA1, "POP", OP_FS, &Interpreter::POP_FS);
  891. build_0f(0xA2, "CPUID", OP, &Interpreter::CPUID);
  892. build_0f(0xA3, "BT", OP_RM16_reg16, &Interpreter::BT_RM16_reg16, OP_RM32_reg32, &Interpreter::BT_RM32_reg32);
  893. build_0f(0xA4, "SHLD", OP_RM16_reg16_imm8, &Interpreter::SHLD_RM16_reg16_imm8, OP_RM32_reg32_imm8, &Interpreter::SHLD_RM32_reg32_imm8);
  894. build_0f(0xA5, "SHLD", OP_RM16_reg16_CL, &Interpreter::SHLD_RM16_reg16_CL, OP_RM32_reg32_CL, &Interpreter::SHLD_RM32_reg32_CL);
  895. build_0f(0xA8, "PUSH", OP_GS, &Interpreter::PUSH_GS);
  896. build_0f(0xA9, "POP", OP_GS, &Interpreter::POP_GS);
  897. build_0f(0xAB, "BTS", OP_RM16_reg16, &Interpreter::BTS_RM16_reg16, OP_RM32_reg32, &Interpreter::BTS_RM32_reg32);
  898. build_0f(0xAC, "SHRD", OP_RM16_reg16_imm8, &Interpreter::SHRD_RM16_reg16_imm8, OP_RM32_reg32_imm8, &Interpreter::SHRD_RM32_reg32_imm8);
  899. build_0f(0xAD, "SHRD", OP_RM16_reg16_CL, &Interpreter::SHRD_RM16_reg16_CL, OP_RM32_reg32_CL, &Interpreter::SHRD_RM32_reg32_CL);
  900. build_0f(0xAF, "IMUL", OP_reg16_RM16, &Interpreter::IMUL_reg16_RM16, OP_reg32_RM32, &Interpreter::IMUL_reg32_RM32);
  901. build_0f(0xB0, "CMPXCHG", OP_RM8_reg8, &Interpreter::CMPXCHG_RM8_reg8, LockPrefixAllowed);
  902. build_0f(0xB1, "CMPXCHG", OP_RM16_reg16, &Interpreter::CMPXCHG_RM16_reg16, OP_RM32_reg32, &Interpreter::CMPXCHG_RM32_reg32, LockPrefixAllowed);
  903. build_0f(0xB2, "LSS", OP_reg16_mem16, &Interpreter::LSS_reg16_mem16, OP_reg32_mem32, &Interpreter::LSS_reg32_mem32);
  904. build_0f(0xB3, "BTR", OP_RM16_reg16, &Interpreter::BTR_RM16_reg16, OP_RM32_reg32, &Interpreter::BTR_RM32_reg32);
  905. build_0f(0xB4, "LFS", OP_reg16_mem16, &Interpreter::LFS_reg16_mem16, OP_reg32_mem32, &Interpreter::LFS_reg32_mem32);
  906. build_0f(0xB5, "LGS", OP_reg16_mem16, &Interpreter::LGS_reg16_mem16, OP_reg32_mem32, &Interpreter::LGS_reg32_mem32);
  907. build_0f(0xB6, "MOVZX", OP_reg16_RM8, &Interpreter::MOVZX_reg16_RM8, OP_reg32_RM8, &Interpreter::MOVZX_reg32_RM8);
  908. build_0f(0xB7, "0xB7", OP, nullptr, "MOVZX", OP_reg32_RM16, &Interpreter::MOVZX_reg32_RM16);
  909. build_0f(0xB9, "UD1", OP, &Interpreter::UD1);
  910. build_0f(0xBB, "BTC", OP_RM16_reg16, &Interpreter::BTC_RM16_reg16, OP_RM32_reg32, &Interpreter::BTC_RM32_reg32);
  911. build_0f(0xBC, "BSF", OP_reg16_RM16, &Interpreter::BSF_reg16_RM16, OP_reg32_RM32, &Interpreter::BSF_reg32_RM32);
  912. build_0f(0xBD, "BSR", OP_reg16_RM16, &Interpreter::BSR_reg16_RM16, OP_reg32_RM32, &Interpreter::BSR_reg32_RM32);
  913. build_0f(0xBE, "MOVSX", OP_reg16_RM8, &Interpreter::MOVSX_reg16_RM8, OP_reg32_RM8, &Interpreter::MOVSX_reg32_RM8);
  914. build_0f(0xBF, "0xBF", OP, nullptr, "MOVSX", OP_reg32_RM16, &Interpreter::MOVSX_reg32_RM16);
  915. build_0f(0xC0, "XADD", OP_RM8_reg8, &Interpreter::XADD_RM8_reg8, LockPrefixAllowed);
  916. build_0f(0xC1, "XADD", OP_RM16_reg16, &Interpreter::XADD_RM16_reg16, OP_RM32_reg32, &Interpreter::XADD_RM32_reg32, LockPrefixAllowed);
  917. build_sse_np(0xC2, "CMPPS", OP_xmm1_xmm2m128_imm8, &Interpreter::CMPPS_xmm1_xmm2m128_imm8);
  918. build_sse_f3(0xC2, "CMPSS", OP_xmm1_xmm2m32_imm8, &Interpreter::CMPSS_xmm1_xmm2m32_imm8);
  919. build_sse_np(0xC5, "PINSRW", OP_mm1_r32m16_imm8, &Interpreter::PINSRW_mm1_r32m16_imm8);
  920. build_sse_66(0xC5, "PINSRW", OP_xmm1_r32m16_imm8, &Interpreter::PINSRW_xmm1_r32m16_imm8);
  921. build_sse_np(0xC5, "PEXTRW", OP_reg_mm1_imm8, &Interpreter::PEXTRW_reg_mm1_imm8);
  922. build_sse_66(0xC5, "PEXTRW", OP_reg_xmm1_imm8, &Interpreter::PEXTRW_reg_xmm1_imm8);
  923. build_sse_np(0xC6, "SHUFPS", OP_xmm1_xmm2m128_imm8, &Interpreter::SHUFPS_xmm1_xmm2m128_imm8);
  924. for (u8 i = 0xc8; i <= 0xcf; ++i)
  925. build_0f(i, "BSWAP", OP_reg32, &Interpreter::BSWAP_reg32);
  926. build_0f(0xD1, "PSRLW", OP_mm1_mm2m64, &Interpreter::PSRLW_mm1_mm2m64);
  927. build_0f(0xD2, "PSRLD", OP_mm1_mm2m64, &Interpreter::PSRLD_mm1_mm2m64);
  928. build_0f(0xD3, "PSRLQ", OP_mm1_mm2m64, &Interpreter::PSRLQ_mm1_mm2m64);
  929. build_0f(0xD5, "PMULLW", OP_mm1_mm2m64, &Interpreter::PMULLW_mm1_mm2m64);
  930. build_sse_np(0xD7, "PMOVMSKB", OP_reg_mm1, &Interpreter::PMOVMSKB_reg_mm1);
  931. build_sse_66(0xD7, "PMOVMSKB", OP_reg_xmm1, &Interpreter::PMOVMSKB_reg_xmm1);
  932. build_0f(0xDB, "PAND", OP_mm1_mm2m64, &Interpreter::PAND_mm1_mm2m64);
  933. build_0f(0xD8, "PSUBUSB", OP_mm1_mm2m64, &Interpreter::PSUBUSB_mm1_mm2m64);
  934. build_0f(0xD9, "PSUBUSW", OP_mm1_mm2m64, &Interpreter::PSUBUSW_mm1_mm2m64);
  935. build_sse_np(0xDA, "PMINUB", OP_mm1_mm2m64, &Interpreter::PMINUB_mm1_mm2m64);
  936. build_sse_66(0xDA, "PMINUB", OP_xmm1_xmm2m128, &Interpreter::PMINUB_xmm1_xmm2m128);
  937. build_0f(0xDC, "PADDUSB", OP_mm1_mm2m64, &Interpreter::PADDUSB_mm1_mm2m64);
  938. build_0f(0xDD, "PADDUSW", OP_mm1_mm2m64, &Interpreter::PADDUSW_mm1_mm2m64);
  939. build_sse_np(0xDE, "PMAXUB", OP_mm1_mm2m64, &Interpreter::PMAXUB_mm1_mm2m64);
  940. build_sse_66(0xDE, "PMAXUB", OP_xmm1_xmm2m128, &Interpreter::PMAXUB_xmm1_xmm2m128);
  941. build_0f(0xDF, "PANDN", OP_mm1_mm2m64, &Interpreter::PANDN_mm1_mm2m64);
  942. build_sse_np(0xE0, "PAVGB", OP_mm1_mm2m64, &Interpreter::PAVGB_mm1_mm2m64);
  943. build_sse_66(0xE0, "PAVGB", OP_xmm1_xmm2m128, &Interpreter::PAVGB_xmm1_xmm2m128);
  944. build_sse_np(0xE3, "PAVGW", OP_mm1_mm2m64, &Interpreter::PAVGW_mm1_mm2m64);
  945. build_sse_66(0xE3, "PAVGW", OP_xmm1_xmm2m128, &Interpreter::PAVGW_xmm1_xmm2m128);
  946. build_sse_np(0xE4, "PMULHUW ", OP_mm1_mm2m64, &Interpreter::PMULHUW_mm1_mm2m64);
  947. build_sse_66(0xE4, "PMULHUW ", OP_xmm1_xmm2m64, &Interpreter::PMULHUW_xmm1_xmm2m64);
  948. build_0f(0xE5, "PMULHW", OP_mm1_mm2m64, &Interpreter::PMULHW_mm1_mm2m64);
  949. build_sse_np(0xE7, "MOVNTQ", OP_mm1m64_mm2, &Interpreter::MOVNTQ_m64_mm1);
  950. build_sse_np(0xEA, "PMINSB", OP_mm1_mm2m64, &Interpreter::PMINSB_mm1_mm2m64);
  951. build_sse_66(0xEA, "PMINSB", OP_xmm1_xmm2m128, &Interpreter::PMINSB_xmm1_xmm2m128);
  952. build_0f(0xEB, "POR", OP_mm1_mm2m64, &Interpreter::POR_mm1_mm2m64);
  953. build_0f(0xE1, "PSRAW", OP_mm1_mm2m64, &Interpreter::PSRAW_mm1_mm2m64);
  954. build_0f(0xE2, "PSRAD", OP_mm1_mm2m64, &Interpreter::PSRAD_mm1_mm2m64);
  955. build_0f(0xE8, "PSUBSB", OP_mm1_mm2m64, &Interpreter::PSUBSB_mm1_mm2m64);
  956. build_0f(0xE9, "PSUBSW", OP_mm1_mm2m64, &Interpreter::PSUBSW_mm1_mm2m64);
  957. build_0f(0xEC, "PADDSB", OP_mm1_mm2m64, &Interpreter::PADDSB_mm1_mm2m64);
  958. build_0f(0xED, "PADDSW", OP_mm1_mm2m64, &Interpreter::PADDSW_mm1_mm2m64);
  959. build_sse_np(0xEE, "PMAXSB", OP_mm1_mm2m64, &Interpreter::PMAXSB_mm1_mm2m64);
  960. build_sse_66(0xEE, "PMAXSB", OP_xmm1_xmm2m128, &Interpreter::PMAXSB_xmm1_xmm2m128);
  961. build_0f(0xEF, "PXOR", OP_mm1_mm2m64, &Interpreter::PXOR_mm1_mm2m64);
  962. build_0f(0xF1, "PSLLW", OP_mm1_mm2m64, &Interpreter::PSLLW_mm1_mm2m64);
  963. build_0f(0xF2, "PSLLD", OP_mm1_mm2m64, &Interpreter::PSLLD_mm1_mm2m64);
  964. build_0f(0xF3, "PSLLQ", OP_mm1_mm2m64, &Interpreter::PSLLQ_mm1_mm2m64);
  965. build_0f(0xF5, "PMADDWD", OP_mm1_mm2m64, &Interpreter::PMADDWD_mm1_mm2m64);
  966. build_sse_np(0xF6, "PSADBW", OP_mm1_mm2m64, &Interpreter::PSADBB_mm1_mm2m64);
  967. build_sse_66(0xF6, "PSADBW", OP_xmm1_xmm2m128, &Interpreter::PSADBB_xmm1_xmm2m128);
  968. build_sse_np(0xF7, "MASKMOVQ", OP_mm1_mm2m64, &Interpreter::MASKMOVQ_mm1_mm2m64);
  969. build_0f(0xF8, "PSUBB", OP_mm1_mm2m64, &Interpreter::PSUBB_mm1_mm2m64);
  970. build_0f(0xF9, "PSUBW", OP_mm1_mm2m64, &Interpreter::PSUBW_mm1_mm2m64);
  971. build_0f(0xFA, "PSUBD", OP_mm1_mm2m64, &Interpreter::PSUBD_mm1_mm2m64);
  972. build_0f(0xFC, "PADDB", OP_mm1_mm2m64, &Interpreter::PADDB_mm1_mm2m64);
  973. build_0f(0xFD, "PADDW", OP_mm1_mm2m64, &Interpreter::PADDW_mm1_mm2m64);
  974. build_0f(0xFE, "PADDD", OP_mm1_mm2m64, &Interpreter::PADDD_mm1_mm2m64);
  975. build_0f(0xFF, "UD0", OP, &Interpreter::UD0);
  976. }
  977. static const char* register_name(RegisterIndex8);
  978. static const char* register_name(RegisterIndex16);
  979. static const char* register_name(RegisterIndex32);
  980. static const char* register_name(FpuRegisterIndex);
  981. static const char* register_name(SegmentRegister);
  982. static const char* register_name(MMXRegisterIndex);
  983. static const char* register_name(XMMRegisterIndex);
  984. const char* Instruction::reg8_name() const
  985. {
  986. return register_name(static_cast<RegisterIndex8>(register_index()));
  987. }
  988. const char* Instruction::reg16_name() const
  989. {
  990. return register_name(static_cast<RegisterIndex16>(register_index()));
  991. }
  992. const char* Instruction::reg32_name() const
  993. {
  994. return register_name(static_cast<RegisterIndex32>(register_index()));
  995. }
  996. String MemoryOrRegisterReference::to_string_o8(const Instruction& insn) const
  997. {
  998. if (is_register())
  999. return register_name(reg8());
  1000. return String::formatted("[{}]", to_string(insn));
  1001. }
  1002. String MemoryOrRegisterReference::to_string_o16(const Instruction& insn) const
  1003. {
  1004. if (is_register())
  1005. return register_name(reg16());
  1006. return String::formatted("[{}]", to_string(insn));
  1007. }
  1008. String MemoryOrRegisterReference::to_string_o32(const Instruction& insn) const
  1009. {
  1010. if (is_register())
  1011. return register_name(reg32());
  1012. return String::formatted("[{}]", to_string(insn));
  1013. }
  1014. String MemoryOrRegisterReference::to_string_fpu_reg() const
  1015. {
  1016. VERIFY(is_register());
  1017. return register_name(reg_fpu());
  1018. }
  1019. String MemoryOrRegisterReference::to_string_fpu_mem(const Instruction& insn) const
  1020. {
  1021. VERIFY(!is_register());
  1022. return String::formatted("[{}]", to_string(insn));
  1023. }
  1024. String MemoryOrRegisterReference::to_string_fpu_ax16() const
  1025. {
  1026. VERIFY(is_register());
  1027. return register_name(reg16());
  1028. }
  1029. String MemoryOrRegisterReference::to_string_fpu16(const Instruction& insn) const
  1030. {
  1031. if (is_register())
  1032. return register_name(reg_fpu());
  1033. return String::formatted("word ptr [{}]", to_string(insn));
  1034. }
  1035. String MemoryOrRegisterReference::to_string_fpu32(const Instruction& insn) const
  1036. {
  1037. if (is_register())
  1038. return register_name(reg_fpu());
  1039. return String::formatted("dword ptr [{}]", to_string(insn));
  1040. }
  1041. String MemoryOrRegisterReference::to_string_fpu64(const Instruction& insn) const
  1042. {
  1043. if (is_register())
  1044. return register_name(reg_fpu());
  1045. return String::formatted("qword ptr [{}]", to_string(insn));
  1046. }
  1047. String MemoryOrRegisterReference::to_string_fpu80(const Instruction& insn) const
  1048. {
  1049. VERIFY(!is_register());
  1050. return String::formatted("tbyte ptr [{}]", to_string(insn));
  1051. }
  1052. String MemoryOrRegisterReference::to_string_mm(const Instruction& insn) const
  1053. {
  1054. if (is_register())
  1055. return register_name(static_cast<MMXRegisterIndex>(m_register_index));
  1056. return String::formatted("[{}]", to_string(insn));
  1057. }
  1058. String MemoryOrRegisterReference::to_string_xmm(const Instruction& insn) const
  1059. {
  1060. if (is_register())
  1061. return register_name(static_cast<XMMRegisterIndex>(m_register_index));
  1062. return String::formatted("[{}]", to_string(insn));
  1063. }
  1064. String MemoryOrRegisterReference::to_string(const Instruction& insn) const
  1065. {
  1066. if (insn.a32())
  1067. return to_string_a32();
  1068. return to_string_a16();
  1069. }
  1070. String MemoryOrRegisterReference::to_string_a16() const
  1071. {
  1072. String base;
  1073. bool hasDisplacement = false;
  1074. switch (rm()) {
  1075. case 0:
  1076. base = "bx+si";
  1077. break;
  1078. case 1:
  1079. base = "bx+di";
  1080. break;
  1081. case 2:
  1082. base = "bp+si";
  1083. break;
  1084. case 3:
  1085. base = "bp+di";
  1086. break;
  1087. case 4:
  1088. base = "si";
  1089. break;
  1090. case 5:
  1091. base = "di";
  1092. break;
  1093. case 7:
  1094. base = "bx";
  1095. break;
  1096. case 6:
  1097. if (mod() == 0)
  1098. base = String::formatted("{:#04x}", m_displacement16);
  1099. else
  1100. base = "bp";
  1101. break;
  1102. }
  1103. switch (mod()) {
  1104. case 0b01:
  1105. case 0b10:
  1106. hasDisplacement = true;
  1107. }
  1108. if (!hasDisplacement)
  1109. return base;
  1110. String displacement_string;
  1111. if ((i16)m_displacement16 < 0)
  1112. displacement_string = String::formatted("-{:#x}", -(i16)m_displacement16);
  1113. else
  1114. displacement_string = String::formatted("+{:#x}", m_displacement16);
  1115. return String::formatted("{}{}", base, displacement_string);
  1116. }
  1117. static String sib_to_string(u8 rm, u8 sib)
  1118. {
  1119. String scale;
  1120. String index;
  1121. String base;
  1122. switch (sib & 0xC0) {
  1123. case 0x00:;
  1124. break;
  1125. case 0x40:
  1126. scale = "*2";
  1127. break;
  1128. case 0x80:
  1129. scale = "*4";
  1130. break;
  1131. case 0xC0:
  1132. scale = "*8";
  1133. break;
  1134. }
  1135. switch ((sib >> 3) & 0x07) {
  1136. case 0:
  1137. index = "eax";
  1138. break;
  1139. case 1:
  1140. index = "ecx";
  1141. break;
  1142. case 2:
  1143. index = "edx";
  1144. break;
  1145. case 3:
  1146. index = "ebx";
  1147. break;
  1148. case 4:
  1149. break;
  1150. case 5:
  1151. index = "ebp";
  1152. break;
  1153. case 6:
  1154. index = "esi";
  1155. break;
  1156. case 7:
  1157. index = "edi";
  1158. break;
  1159. }
  1160. switch (sib & 0x07) {
  1161. case 0:
  1162. base = "eax";
  1163. break;
  1164. case 1:
  1165. base = "ecx";
  1166. break;
  1167. case 2:
  1168. base = "edx";
  1169. break;
  1170. case 3:
  1171. base = "ebx";
  1172. break;
  1173. case 4:
  1174. base = "esp";
  1175. break;
  1176. case 6:
  1177. base = "esi";
  1178. break;
  1179. case 7:
  1180. base = "edi";
  1181. break;
  1182. default: // 5
  1183. switch ((rm >> 6) & 3) {
  1184. case 1:
  1185. case 2:
  1186. base = "ebp";
  1187. break;
  1188. }
  1189. break;
  1190. }
  1191. StringBuilder builder;
  1192. if (base.is_empty()) {
  1193. builder.append(index);
  1194. builder.append(scale);
  1195. } else {
  1196. builder.append(base);
  1197. if (!base.is_empty() && !index.is_empty())
  1198. builder.append('+');
  1199. builder.append(index);
  1200. builder.append(scale);
  1201. }
  1202. return builder.to_string();
  1203. }
  1204. String MemoryOrRegisterReference::to_string_a32() const
  1205. {
  1206. if (is_register())
  1207. return register_name(static_cast<RegisterIndex32>(m_register_index));
  1208. bool has_displacement = false;
  1209. switch (mod()) {
  1210. case 0b01:
  1211. case 0b10:
  1212. has_displacement = true;
  1213. }
  1214. if (m_has_sib && (m_sib & 7) == 5)
  1215. has_displacement = true;
  1216. String base;
  1217. switch (rm()) {
  1218. case 0:
  1219. base = "eax";
  1220. break;
  1221. case 1:
  1222. base = "ecx";
  1223. break;
  1224. case 2:
  1225. base = "edx";
  1226. break;
  1227. case 3:
  1228. base = "ebx";
  1229. break;
  1230. case 6:
  1231. base = "esi";
  1232. break;
  1233. case 7:
  1234. base = "edi";
  1235. break;
  1236. case 5:
  1237. if (mod() == 0)
  1238. base = String::formatted("{:#08x}", m_displacement32);
  1239. else
  1240. base = "ebp";
  1241. break;
  1242. case 4:
  1243. base = sib_to_string(m_rm_byte, m_sib);
  1244. break;
  1245. }
  1246. if (!has_displacement)
  1247. return base;
  1248. String displacement_string;
  1249. if ((i32)m_displacement32 < 0)
  1250. displacement_string = String::formatted("-{:#x}", -(i32)m_displacement32);
  1251. else
  1252. displacement_string = String::formatted("+{:#x}", m_displacement32);
  1253. return String::formatted("{}{}", base, displacement_string);
  1254. }
  1255. static String relative_address(u32 origin, bool x32, i8 imm)
  1256. {
  1257. if (x32)
  1258. return String::formatted("{:#08x}", origin + imm);
  1259. u16 w = origin & 0xffff;
  1260. return String::formatted("{:#04x}", w + imm);
  1261. }
  1262. static String relative_address(u32 origin, bool x32, i32 imm)
  1263. {
  1264. if (x32)
  1265. return String::formatted("{:#08x}", origin + imm);
  1266. u16 w = origin & 0xffff;
  1267. i16 si = imm;
  1268. return String::formatted("{:#04x}", w + si);
  1269. }
  1270. String Instruction::to_string(u32 origin, const SymbolProvider* symbol_provider, bool x32) const
  1271. {
  1272. StringBuilder builder;
  1273. if (has_segment_prefix())
  1274. builder.appendff("{}: ", register_name(segment_prefix().value()));
  1275. if (has_address_size_override_prefix())
  1276. builder.append(m_a32 ? "a32 " : "a16 ");
  1277. if (has_operand_size_override_prefix())
  1278. builder.append(m_o32 ? "o32 " : "o16 ");
  1279. if (has_lock_prefix())
  1280. builder.append("lock ");
  1281. if (has_rep_prefix())
  1282. builder.append(m_rep_prefix == Prefix::REPNZ ? "repnz " : "repz ");
  1283. to_string_internal(builder, origin, symbol_provider, x32);
  1284. return builder.to_string();
  1285. }
  1286. void Instruction::to_string_internal(StringBuilder& builder, u32 origin, const SymbolProvider* symbol_provider, bool x32) const
  1287. {
  1288. if (!m_descriptor) {
  1289. builder.appendff("db {:02x}", m_op);
  1290. return;
  1291. }
  1292. String mnemonic = String(m_descriptor->mnemonic).to_lowercase();
  1293. auto append_mnemonic = [&] { builder.append(mnemonic); };
  1294. auto append_mnemonic_space = [&] {
  1295. builder.append(mnemonic);
  1296. builder.append(' ');
  1297. };
  1298. auto formatted_address = [&](FlatPtr origin, bool x32, auto offset) {
  1299. builder.append(relative_address(origin, x32, offset));
  1300. if (symbol_provider) {
  1301. u32 symbol_offset = 0;
  1302. auto symbol = symbol_provider->symbolicate(origin + offset, &symbol_offset);
  1303. builder.append(" <");
  1304. builder.append(symbol);
  1305. if (symbol_offset)
  1306. builder.appendff("+{}", symbol_offset);
  1307. builder.append('>');
  1308. }
  1309. };
  1310. auto append_rm8 = [&] { builder.append(m_modrm.to_string_o8(*this)); };
  1311. auto append_rm16 = [&] { builder.append(m_modrm.to_string_o16(*this)); };
  1312. auto append_rm32 = [&] { builder.append(m_modrm.to_string_o32(*this)); };
  1313. // FIXME: Registers in long-mode
  1314. auto append_rm64 = [&] { builder.append(m_modrm.to_string_o32(*this)); };
  1315. auto append_fpu_reg = [&] { builder.append(m_modrm.to_string_fpu_reg()); };
  1316. auto append_fpu_mem = [&] { builder.append(m_modrm.to_string_fpu_mem(*this)); };
  1317. auto append_fpu_ax16 = [&] { builder.append(m_modrm.to_string_fpu_ax16()); };
  1318. auto append_fpu_rm16 = [&] { builder.append(m_modrm.to_string_fpu16(*this)); };
  1319. auto append_fpu_rm32 = [&] { builder.append(m_modrm.to_string_fpu32(*this)); };
  1320. auto append_fpu_rm64 = [&] { builder.append(m_modrm.to_string_fpu64(*this)); };
  1321. auto append_fpu_rm80 = [&] { builder.append(m_modrm.to_string_fpu80(*this)); };
  1322. auto append_imm8 = [&] { builder.appendff("{:#02x}", imm8()); };
  1323. auto append_imm8_2 = [&] { builder.appendff("{:#02x}", imm8_2()); };
  1324. auto append_imm16 = [&] { builder.appendff("{:#04x}", imm16()); };
  1325. auto append_imm16_1 = [&] { builder.appendff("{:#04x}", imm16_1()); };
  1326. auto append_imm16_2 = [&] { builder.appendff("{:#04x}", imm16_2()); };
  1327. auto append_imm32 = [&] { builder.appendff("{:#08x}", imm32()); };
  1328. auto append_imm32_2 = [&] { builder.appendff("{:#08x}", imm32_2()); };
  1329. auto append_reg8 = [&] { builder.append(reg8_name()); };
  1330. auto append_reg16 = [&] { builder.append(reg16_name()); };
  1331. auto append_reg32 = [&] { builder.append(reg32_name()); };
  1332. auto append_seg = [&] { builder.append(register_name(segment_register())); };
  1333. auto append_creg = [&] { builder.appendff("cr{}", register_index()); };
  1334. auto append_dreg = [&] { builder.appendff("dr{}", register_index()); };
  1335. auto append_relative_addr = [&] { formatted_address(origin + (m_a32 ? 6 : 4), x32, i32(m_a32 ? imm32() : imm16())); };
  1336. auto append_relative_imm8 = [&] { formatted_address(origin + 2, x32, i8(imm8())); };
  1337. auto append_relative_imm16 = [&] { formatted_address(origin + 3, x32, i16(imm16())); };
  1338. auto append_relative_imm32 = [&] { formatted_address(origin + 5, x32, i32(imm32())); };
  1339. auto append_mm = [&] { builder.appendff("mm{}", register_index()); };
  1340. auto append_mmrm32 = [&] { builder.append(m_modrm.to_string_mm(*this)); };
  1341. auto append_mmrm64 = [&] { builder.append(m_modrm.to_string_mm(*this)); };
  1342. auto append_xmm = [&] { builder.appendff("mm{}", register_index()); };
  1343. auto append_xmmrm32 = [&] { builder.append(m_modrm.to_string_xmm(*this)); };
  1344. auto append_xmmrm64 = [&] { builder.append(m_modrm.to_string_xmm(*this)); };
  1345. auto append_xmmrm128 = [&] { builder.append(m_modrm.to_string_xmm(*this)); };
  1346. auto append = [&](auto& content) { builder.append(content); };
  1347. auto append_moff = [&] {
  1348. builder.append('[');
  1349. if (m_a32) {
  1350. append_imm32();
  1351. } else {
  1352. append_imm16();
  1353. }
  1354. builder.append(']');
  1355. };
  1356. switch (m_descriptor->format) {
  1357. case OP_RM8_imm8:
  1358. append_mnemonic_space();
  1359. append_rm8();
  1360. append(", ");
  1361. append_imm8();
  1362. break;
  1363. case OP_RM16_imm8:
  1364. append_mnemonic_space();
  1365. append_rm16();
  1366. append(", ");
  1367. append_imm8();
  1368. break;
  1369. case OP_RM32_imm8:
  1370. append_mnemonic_space();
  1371. append_rm32();
  1372. append(", ");
  1373. append_imm8();
  1374. break;
  1375. case OP_reg16_RM16_imm8:
  1376. append_mnemonic_space();
  1377. append_reg16();
  1378. append(", ");
  1379. append_rm16();
  1380. append(", ");
  1381. append_imm8();
  1382. break;
  1383. case OP_reg32_RM32_imm8:
  1384. append_mnemonic_space();
  1385. append_reg32();
  1386. append(", ");
  1387. append_rm32();
  1388. append(", ");
  1389. append_imm8();
  1390. break;
  1391. case OP_AL_imm8:
  1392. append_mnemonic_space();
  1393. append("al, ");
  1394. append_imm8();
  1395. break;
  1396. case OP_imm8:
  1397. append_mnemonic_space();
  1398. append_imm8();
  1399. break;
  1400. case OP_reg8_imm8:
  1401. append_mnemonic_space();
  1402. append_reg8();
  1403. append(", ");
  1404. append_imm8();
  1405. break;
  1406. case OP_AX_imm8:
  1407. append_mnemonic_space();
  1408. append("ax, ");
  1409. append_imm8();
  1410. break;
  1411. case OP_EAX_imm8:
  1412. append_mnemonic_space();
  1413. append("eax, ");
  1414. append_imm8();
  1415. break;
  1416. case OP_imm8_AL:
  1417. append_mnemonic_space();
  1418. append_imm8();
  1419. append(", al");
  1420. break;
  1421. case OP_imm8_AX:
  1422. append_mnemonic_space();
  1423. append_imm8();
  1424. append(", ax");
  1425. break;
  1426. case OP_imm8_EAX:
  1427. append_mnemonic_space();
  1428. append_imm8();
  1429. append(", eax");
  1430. break;
  1431. case OP_AX_imm16:
  1432. append_mnemonic_space();
  1433. append("ax, ");
  1434. append_imm16();
  1435. break;
  1436. case OP_imm16:
  1437. append_mnemonic_space();
  1438. append_imm16();
  1439. break;
  1440. case OP_reg16_imm16:
  1441. append_mnemonic_space();
  1442. append_reg16();
  1443. append(", ");
  1444. append_imm16();
  1445. break;
  1446. case OP_reg16_RM16_imm16:
  1447. append_mnemonic_space();
  1448. append_reg16();
  1449. append(", ");
  1450. append_rm16();
  1451. append(", ");
  1452. append_imm16();
  1453. break;
  1454. case OP_reg32_RM32_imm32:
  1455. append_mnemonic_space();
  1456. append_reg32();
  1457. append(", ");
  1458. append_rm32();
  1459. append(", ");
  1460. append_imm32();
  1461. break;
  1462. case OP_imm32:
  1463. append_mnemonic_space();
  1464. append_imm32();
  1465. break;
  1466. case OP_EAX_imm32:
  1467. append_mnemonic_space();
  1468. append("eax, ");
  1469. append_imm32();
  1470. break;
  1471. case OP_CS:
  1472. append_mnemonic_space();
  1473. append("cs");
  1474. break;
  1475. case OP_DS:
  1476. append_mnemonic_space();
  1477. append("ds");
  1478. break;
  1479. case OP_ES:
  1480. append_mnemonic_space();
  1481. append("es");
  1482. break;
  1483. case OP_SS:
  1484. append_mnemonic_space();
  1485. append("ss");
  1486. break;
  1487. case OP_FS:
  1488. append_mnemonic_space();
  1489. append("fs");
  1490. break;
  1491. case OP_GS:
  1492. append_mnemonic_space();
  1493. append("gs");
  1494. break;
  1495. case OP:
  1496. append_mnemonic_space();
  1497. break;
  1498. case OP_reg32:
  1499. append_mnemonic_space();
  1500. append_reg32();
  1501. break;
  1502. case OP_imm16_imm8:
  1503. append_mnemonic_space();
  1504. append_imm16_1();
  1505. append(", ");
  1506. append_imm8_2();
  1507. break;
  1508. case OP_moff8_AL:
  1509. append_mnemonic_space();
  1510. append_moff();
  1511. append(", al");
  1512. break;
  1513. case OP_moff16_AX:
  1514. append_mnemonic_space();
  1515. append_moff();
  1516. append(", ax");
  1517. break;
  1518. case OP_moff32_EAX:
  1519. append_mnemonic_space();
  1520. append_moff();
  1521. append(", eax");
  1522. break;
  1523. case OP_AL_moff8:
  1524. append_mnemonic_space();
  1525. append("al, ");
  1526. append_moff();
  1527. break;
  1528. case OP_AX_moff16:
  1529. append_mnemonic_space();
  1530. append("ax, ");
  1531. append_moff();
  1532. break;
  1533. case OP_EAX_moff32:
  1534. append_mnemonic_space();
  1535. append("eax, ");
  1536. append_moff();
  1537. break;
  1538. case OP_imm16_imm16:
  1539. append_mnemonic_space();
  1540. append_imm16_1();
  1541. append(":");
  1542. append_imm16_2();
  1543. break;
  1544. case OP_imm16_imm32:
  1545. append_mnemonic_space();
  1546. append_imm16_1();
  1547. append(":");
  1548. append_imm32_2();
  1549. break;
  1550. case OP_reg32_imm32:
  1551. append_mnemonic_space();
  1552. append_reg32();
  1553. append(", ");
  1554. append_imm32();
  1555. break;
  1556. case OP_RM8_1:
  1557. append_mnemonic_space();
  1558. append_rm8();
  1559. append(", 0x01");
  1560. break;
  1561. case OP_RM16_1:
  1562. append_mnemonic_space();
  1563. append_rm16();
  1564. append(", 0x01");
  1565. break;
  1566. case OP_RM32_1:
  1567. append_mnemonic_space();
  1568. append_rm32();
  1569. append(", 0x01");
  1570. break;
  1571. case OP_RM8_CL:
  1572. append_mnemonic_space();
  1573. append_rm8();
  1574. append(", cl");
  1575. break;
  1576. case OP_RM16_CL:
  1577. append_mnemonic_space();
  1578. append_rm16();
  1579. append(", cl");
  1580. break;
  1581. case OP_RM32_CL:
  1582. append_mnemonic_space();
  1583. append_rm32();
  1584. append(", cl");
  1585. break;
  1586. case OP_reg16:
  1587. append_mnemonic_space();
  1588. append_reg16();
  1589. break;
  1590. case OP_AX_reg16:
  1591. append_mnemonic_space();
  1592. append("ax, ");
  1593. append_reg16();
  1594. break;
  1595. case OP_EAX_reg32:
  1596. append_mnemonic_space();
  1597. append("eax, ");
  1598. append_reg32();
  1599. break;
  1600. case OP_3:
  1601. append_mnemonic_space();
  1602. append("0x03");
  1603. break;
  1604. case OP_AL_DX:
  1605. append_mnemonic_space();
  1606. append("al, dx");
  1607. break;
  1608. case OP_AX_DX:
  1609. append_mnemonic_space();
  1610. append("ax, dx");
  1611. break;
  1612. case OP_EAX_DX:
  1613. append_mnemonic_space();
  1614. append("eax, dx");
  1615. break;
  1616. case OP_DX_AL:
  1617. append_mnemonic_space();
  1618. append("dx, al");
  1619. break;
  1620. case OP_DX_AX:
  1621. append_mnemonic_space();
  1622. append("dx, ax");
  1623. break;
  1624. case OP_DX_EAX:
  1625. append_mnemonic_space();
  1626. append("dx, eax");
  1627. break;
  1628. case OP_reg8_CL:
  1629. append_mnemonic_space();
  1630. append_reg8();
  1631. append(", cl");
  1632. break;
  1633. case OP_RM8:
  1634. append_mnemonic_space();
  1635. append_rm8();
  1636. break;
  1637. case OP_RM16:
  1638. append_mnemonic_space();
  1639. append_rm16();
  1640. break;
  1641. case OP_RM32:
  1642. append_mnemonic_space();
  1643. append_rm32();
  1644. break;
  1645. case OP_FPU:
  1646. append_mnemonic_space();
  1647. break;
  1648. case OP_FPU_reg:
  1649. append_mnemonic_space();
  1650. append_fpu_reg();
  1651. break;
  1652. case OP_FPU_mem:
  1653. append_mnemonic_space();
  1654. append_fpu_mem();
  1655. break;
  1656. case OP_FPU_AX16:
  1657. append_mnemonic_space();
  1658. append_fpu_ax16();
  1659. break;
  1660. case OP_FPU_RM16:
  1661. append_mnemonic_space();
  1662. append_fpu_rm16();
  1663. break;
  1664. case OP_FPU_RM32:
  1665. append_mnemonic_space();
  1666. append_fpu_rm32();
  1667. break;
  1668. case OP_FPU_RM64:
  1669. append_mnemonic_space();
  1670. append_fpu_rm64();
  1671. break;
  1672. case OP_FPU_M80:
  1673. append_mnemonic_space();
  1674. append_fpu_rm80();
  1675. break;
  1676. case OP_RM8_reg8:
  1677. append_mnemonic_space();
  1678. append_rm8();
  1679. append(", ");
  1680. append_reg8();
  1681. break;
  1682. case OP_RM16_reg16:
  1683. append_mnemonic_space();
  1684. append_rm16();
  1685. append(", ");
  1686. append_reg16();
  1687. break;
  1688. case OP_RM32_reg32:
  1689. append_mnemonic_space();
  1690. append_rm32();
  1691. append(", ");
  1692. append_reg32();
  1693. break;
  1694. case OP_reg8_RM8:
  1695. append_mnemonic_space();
  1696. append_reg8();
  1697. append(", ");
  1698. append_rm8();
  1699. break;
  1700. case OP_reg16_RM16:
  1701. append_mnemonic_space();
  1702. append_reg16();
  1703. append(", ");
  1704. append_rm16();
  1705. break;
  1706. case OP_reg32_RM32:
  1707. append_mnemonic_space();
  1708. append_reg32();
  1709. append(", ");
  1710. append_rm32();
  1711. break;
  1712. case OP_reg32_RM16:
  1713. append_mnemonic_space();
  1714. append_reg32();
  1715. append(", ");
  1716. append_rm16();
  1717. break;
  1718. case OP_reg16_RM8:
  1719. append_mnemonic_space();
  1720. append_reg16();
  1721. append(", ");
  1722. append_rm8();
  1723. break;
  1724. case OP_reg32_RM8:
  1725. append_mnemonic_space();
  1726. append_reg32();
  1727. append(", ");
  1728. append_rm8();
  1729. break;
  1730. case OP_RM16_imm16:
  1731. append_mnemonic_space();
  1732. append_rm16();
  1733. append(", ");
  1734. append_imm16();
  1735. break;
  1736. case OP_RM32_imm32:
  1737. append_mnemonic_space();
  1738. append_rm32();
  1739. append(", ");
  1740. append_imm32();
  1741. break;
  1742. case OP_RM16_seg:
  1743. append_mnemonic_space();
  1744. append_rm16();
  1745. append(", ");
  1746. append_seg();
  1747. break;
  1748. case OP_RM32_seg:
  1749. append_mnemonic_space();
  1750. append_rm32();
  1751. append(", ");
  1752. append_seg();
  1753. break;
  1754. case OP_seg_RM16:
  1755. append_mnemonic_space();
  1756. append_seg();
  1757. append(", ");
  1758. append_rm16();
  1759. break;
  1760. case OP_seg_RM32:
  1761. append_mnemonic_space();
  1762. append_seg();
  1763. append(", ");
  1764. append_rm32();
  1765. break;
  1766. case OP_reg16_mem16:
  1767. append_mnemonic_space();
  1768. append_reg16();
  1769. append(", ");
  1770. append_rm16();
  1771. break;
  1772. case OP_reg32_mem32:
  1773. append_mnemonic_space();
  1774. append_reg32();
  1775. append(", ");
  1776. append_rm32();
  1777. break;
  1778. case OP_FAR_mem16:
  1779. append_mnemonic_space();
  1780. append("far ");
  1781. append_rm16();
  1782. break;
  1783. case OP_FAR_mem32:
  1784. append_mnemonic_space();
  1785. append("far ");
  1786. append_rm32();
  1787. break;
  1788. case OP_reg32_CR:
  1789. append_mnemonic_space();
  1790. builder.append(register_name(static_cast<RegisterIndex32>(modrm().rm())));
  1791. append(", ");
  1792. append_creg();
  1793. break;
  1794. case OP_CR_reg32:
  1795. append_mnemonic_space();
  1796. append_creg();
  1797. append(", ");
  1798. builder.append(register_name(static_cast<RegisterIndex32>(modrm().rm())));
  1799. break;
  1800. case OP_reg32_DR:
  1801. append_mnemonic_space();
  1802. builder.append(register_name(static_cast<RegisterIndex32>(modrm().rm())));
  1803. append(", ");
  1804. append_dreg();
  1805. break;
  1806. case OP_DR_reg32:
  1807. append_mnemonic_space();
  1808. append_dreg();
  1809. append(", ");
  1810. builder.append(register_name(static_cast<RegisterIndex32>(modrm().rm())));
  1811. break;
  1812. case OP_short_imm8:
  1813. append_mnemonic_space();
  1814. append("short ");
  1815. append_relative_imm8();
  1816. break;
  1817. case OP_relimm16:
  1818. append_mnemonic_space();
  1819. append_relative_imm16();
  1820. break;
  1821. case OP_relimm32:
  1822. append_mnemonic_space();
  1823. append_relative_imm32();
  1824. break;
  1825. case OP_NEAR_imm:
  1826. append_mnemonic_space();
  1827. append("near ");
  1828. append_relative_addr();
  1829. break;
  1830. case OP_RM16_reg16_imm8:
  1831. append_mnemonic_space();
  1832. append_rm16();
  1833. append(", ");
  1834. append_reg16();
  1835. append(", ");
  1836. append_imm8();
  1837. break;
  1838. case OP_RM32_reg32_imm8:
  1839. append_mnemonic_space();
  1840. append_rm32();
  1841. append(", ");
  1842. append_reg32();
  1843. append(", ");
  1844. append_imm8();
  1845. break;
  1846. case OP_RM16_reg16_CL:
  1847. append_mnemonic_space();
  1848. append_rm16();
  1849. append(", ");
  1850. append_reg16();
  1851. append(", cl");
  1852. break;
  1853. case OP_RM32_reg32_CL:
  1854. append_mnemonic_space();
  1855. append_rm32();
  1856. append(", ");
  1857. append_reg32();
  1858. append(", cl");
  1859. break;
  1860. case OP_mm1_imm8:
  1861. append_mnemonic_space();
  1862. append_mm();
  1863. append(", ");
  1864. append_imm8();
  1865. break;
  1866. case OP_mm1_mm2m32:
  1867. append_mnemonic_space();
  1868. append_mm();
  1869. append(", ");
  1870. append_mmrm32();
  1871. break;
  1872. case OP_mm1_rm32:
  1873. append_mnemonic_space();
  1874. append_mm();
  1875. append(", ");
  1876. append_rm32();
  1877. break;
  1878. case OP_rm32_mm2:
  1879. append_mnemonic_space();
  1880. append_rm32();
  1881. append(", ");
  1882. append_mm();
  1883. break;
  1884. case OP_mm1_mm2m64:
  1885. append_mnemonic_space();
  1886. append_mm();
  1887. append(", ");
  1888. append_mmrm64();
  1889. break;
  1890. case OP_mm1m64_mm2:
  1891. append_mnemonic_space();
  1892. append_mmrm64();
  1893. append(", ");
  1894. append_mm();
  1895. break;
  1896. case OP_mm1_mm2m64_imm8:
  1897. append_mnemonic_space();
  1898. append_mm();
  1899. append(", ");
  1900. append_mmrm64();
  1901. append(", ");
  1902. append_imm8();
  1903. break;
  1904. case OP_reg_mm1:
  1905. append_mnemonic_space();
  1906. append_rm32();
  1907. append(", ");
  1908. append_mm();
  1909. break;
  1910. case OP_reg_mm1_imm8:
  1911. append_mnemonic_space();
  1912. append_reg32();
  1913. append(", ");
  1914. append_mmrm64();
  1915. append(", ");
  1916. append_imm8();
  1917. break;
  1918. case OP_mm1_r32m16_imm8:
  1919. append_mnemonic_space();
  1920. append_mm();
  1921. append_rm32(); // FIXME: r32m16
  1922. append(", ");
  1923. append_imm8();
  1924. break;
  1925. case __SSE:
  1926. break;
  1927. case OP_xmm1_xmm2m32:
  1928. append_mnemonic_space();
  1929. append_xmm();
  1930. append(", ");
  1931. append_xmmrm32();
  1932. break;
  1933. case OP_xmm1_xmm2m64:
  1934. append_mnemonic_space();
  1935. append_xmm();
  1936. append(", ");
  1937. append_xmmrm64();
  1938. break;
  1939. case OP_xmm1_xmm2m128:
  1940. append_mnemonic_space();
  1941. append_xmm();
  1942. append(", ");
  1943. append_xmmrm128();
  1944. break;
  1945. case OP_xmm1_xmm2m32_imm8:
  1946. append_mnemonic_space();
  1947. append_xmm();
  1948. append(", ");
  1949. append_xmmrm32();
  1950. append(", ");
  1951. append_imm8();
  1952. break;
  1953. case OP_xmm1_xmm2m128_imm8:
  1954. append_mnemonic_space();
  1955. append_xmm();
  1956. append(", ");
  1957. append_xmmrm32();
  1958. append(", ");
  1959. append_imm8();
  1960. break;
  1961. case OP_xmm1m32_xmm2:
  1962. append_mnemonic_space();
  1963. append_xmmrm32();
  1964. append(", ");
  1965. append_xmm();
  1966. break;
  1967. case OP_xmm1m64_xmm2:
  1968. append_mnemonic_space();
  1969. append_xmmrm64();
  1970. append(", ");
  1971. append_xmm();
  1972. break;
  1973. case OP_xmm1m128_xmm2:
  1974. append_mnemonic_space();
  1975. append_xmmrm128();
  1976. append(", ");
  1977. append_xmm();
  1978. break;
  1979. case OP_reg_xmm1:
  1980. append_mnemonic_space();
  1981. append_reg32();
  1982. append(", ");
  1983. append_xmmrm128(); // second entry in the rm byte
  1984. break;
  1985. case OP_reg_xmm1_imm8:
  1986. append_mnemonic_space();
  1987. append_reg32();
  1988. append(", ");
  1989. append_xmmrm128(); // second entry in the rm byte
  1990. append(", ");
  1991. append_imm8();
  1992. break;
  1993. case OP_xmm1_rm32:
  1994. append_mnemonic_space();
  1995. append_xmm();
  1996. append(", ");
  1997. append_rm32(); // second entry in the rm byte
  1998. break;
  1999. case OP_xmm1_m64:
  2000. append_mnemonic_space();
  2001. append_xmm();
  2002. append(", ");
  2003. append_rm64(); // second entry in the rm byte
  2004. break;
  2005. case OP_m64_xmm2:
  2006. append_mnemonic_space();
  2007. append_rm64(); // second entry in the rm byte
  2008. append(", ");
  2009. append_xmm();
  2010. break;
  2011. case OP_rm8_xmm2m32:
  2012. append_mnemonic_space();
  2013. append_rm8();
  2014. append(", ");
  2015. append_xmmrm32();
  2016. break;
  2017. case OP_xmm1_mm2m64:
  2018. append_mnemonic_space();
  2019. append_xmm();
  2020. append(", ");
  2021. append_mmrm64();
  2022. break;
  2023. case OP_mm1m64_xmm2:
  2024. append_mnemonic_space();
  2025. append_mmrm64();
  2026. append(", ");
  2027. append_xmm();
  2028. break;
  2029. case OP_mm1_xmm2m64:
  2030. append_mnemonic_space();
  2031. append_mm();
  2032. append(", ");
  2033. append_xmmrm64();
  2034. break;
  2035. case OP_r32_xmm2m32:
  2036. append_mnemonic_space();
  2037. append_reg32();
  2038. append(", ");
  2039. append_xmmrm32();
  2040. break;
  2041. case OP_xmm1_r32m16_imm8:
  2042. append_mnemonic_space();
  2043. append_xmm();
  2044. append(", ");
  2045. append_rm32(); // FIXME: r32m16
  2046. append(", ");
  2047. append_imm8();
  2048. break;
  2049. case InstructionPrefix:
  2050. append_mnemonic();
  2051. break;
  2052. case InvalidFormat:
  2053. case MultibyteWithSlash:
  2054. case __BeginFormatsWithRMByte:
  2055. case __EndFormatsWithRMByte:
  2056. builder.append(String::formatted("(!{})", mnemonic));
  2057. break;
  2058. }
  2059. }
  2060. String Instruction::mnemonic() const
  2061. {
  2062. if (!m_descriptor) {
  2063. VERIFY_NOT_REACHED();
  2064. }
  2065. return m_descriptor->mnemonic;
  2066. }
  2067. const char* register_name(SegmentRegister index)
  2068. {
  2069. static constexpr const char* names[] = { "es", "cs", "ss", "ds", "fs", "gs", "segr6", "segr7" };
  2070. return names[(int)index & 7];
  2071. }
  2072. const char* register_name(RegisterIndex8 register_index)
  2073. {
  2074. static constexpr const char* names[] = { "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh" };
  2075. return names[register_index & 7];
  2076. }
  2077. const char* register_name(RegisterIndex16 register_index)
  2078. {
  2079. static constexpr const char* names[] = { "ax", "cx", "dx", "bx", "sp", "bp", "si", "di" };
  2080. return names[register_index & 7];
  2081. }
  2082. const char* register_name(RegisterIndex32 register_index)
  2083. {
  2084. static constexpr const char* names[] = { "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi" };
  2085. return names[register_index & 7];
  2086. }
  2087. const char* register_name(FpuRegisterIndex register_index)
  2088. {
  2089. static constexpr const char* names[] = { "st0", "st1", "st2", "st3", "st4", "st5", "st6", "st7" };
  2090. return names[register_index & 7];
  2091. }
  2092. const char* register_name(MMXRegisterIndex register_index)
  2093. {
  2094. static constexpr const char* names[] = { "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7" };
  2095. return names[register_index & 7];
  2096. }
  2097. const char* register_name(XMMRegisterIndex register_index)
  2098. {
  2099. static constexpr const char* names[] = { "xmm0", "xmm1", "xmm2", "xmm3", "xmm4", "xmm5", "xmm6", "xmm7" };
  2100. return names[register_index & 7];
  2101. }
  2102. }