RTL8168NetworkAdapter.cpp 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711
  1. /*
  2. * Copyright (c) 2021, Idan Horowitz <idan.horowitz@serenityos.org>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <AK/MACAddress.h>
  7. #include <Kernel/Bus/PCI/API.h>
  8. #include <Kernel/Bus/PCI/IDs.h>
  9. #include <Kernel/Debug.h>
  10. #include <Kernel/Net/NetworkingManagement.h>
  11. #include <Kernel/Net/Realtek/RTL8168NetworkAdapter.h>
  12. #include <Kernel/Sections.h>
  13. namespace Kernel {
  14. #define REG_MAC 0x00
  15. #define REG_MAR4 0x0B
  16. #define REG_MAR0 0x0F
  17. #define REG_EEE_LED 0x1B
  18. #define REG_TXADDR 0x20
  19. #define REG_COMMAND 0x37
  20. #define REG_TXSTART 0x38
  21. #define REG_IMR 0x3C
  22. #define REG_ISR 0x3E
  23. #define REG_TXCFG 0x40
  24. #define REG_RXCFG 0x44
  25. #define REG_MPC 0x4C
  26. #define REG_CFG9346 0x50
  27. #define REG_CONFIG1 0x52
  28. #define REG_CONFIG2 0x53
  29. #define REG_CONFIG3 0x54
  30. #define REG_CONFIG4 0x55
  31. #define REG_CONFIG5 0x56
  32. #define REG_MULTIINTR 0x5C
  33. #define REG_PHYACCESS 0x60
  34. #define REG_CSI_DATA 0x64
  35. #define REG_CSI_ADDR 0x68
  36. #define REG_PHYSTATUS 0x6C
  37. #define REG_PMCH 0x6F
  38. #define REG_ERI_DATA 0x70
  39. #define REG_ERI_ADDR 0x74
  40. #define REG_EPHYACCESS 0x80
  41. #define REG_OCP_DATA 0xB0
  42. #define REG_OCP_ADDR 0xB4
  43. #define REG_GPHY_OCP 0xB8
  44. #define REG_DLLPR 0xD0
  45. #define REG_MCU 0xD3
  46. #define REG_RMS 0xDA
  47. #define REG_CPLUS_COMMAND 0xE0
  48. #define REG_INT_MOD 0xE2
  49. #define REG_RXADDR 0xE4
  50. #define REG_MTPS 0xEC
  51. #define REG_MISC 0xF0
  52. #define REG_MISC2 0xF2
  53. #define REG_IBCR0 0xF8
  54. #define REG_IBCR2 0xF9
  55. #define REG_IBISR0 0xFB
  56. #define COMMAND_TX_ENABLE 0x4
  57. #define COMMAND_RX_ENABLE 0x8
  58. #define COMMAND_RESET 0x10
  59. #define CPLUS_COMMAND_VERIFY_CHECKSUM 0x20
  60. #define CPLUS_COMMAND_VLAN_STRIP 0x40
  61. #define CPLUS_COMMAND_MAC_DBGO_SEL 0x1C
  62. #define CPLUS_COMMAND_PACKET_CONTROL_DISABLE 0x80
  63. #define CPLUS_COMMAND_ASF 0x100
  64. #define CPLUS_COMMAND_CXPL_DBG_SEL 0x200
  65. #define CPLUS_COMMAND_FORCE_TXFLOW_ENABLE 0x400
  66. #define CPLUS_COMMAND_FORCE_RXFLOW_ENABLE 0x800
  67. #define CPLUS_COMMAND_FORCE_HALF_DUP 0x1000
  68. #define CPLUS_COMMAND_MAC_DBGO_OE 0x4000
  69. #define CPLUS_COMMAND_ENABLE_BIST 0x8000
  70. #define INT_RXOK 0x1
  71. #define INT_RXERR 0x2
  72. #define INT_TXOK 0x4
  73. #define INT_TXERR 0x8
  74. #define INT_RX_OVERFLOW 0x10
  75. #define INT_LINK_CHANGE 0x20
  76. #define INT_RX_FIFO_OVERFLOW 0x40
  77. #define INT_SYS_ERR 0x8000
  78. #define CFG9346_NONE 0x00
  79. #define CFG9346_EEM0 0x40
  80. #define CFG9346_EEM1 0x80
  81. #define CFG9346_UNLOCK (CFG9346_EEM0 | CFG9346_EEM1)
  82. #define TXCFG_AUTO_FIFO 0x80
  83. #define TXCFG_MAX_DMA_UNLIMITED 0x700
  84. #define TXCFG_EMPTY 0x800
  85. #define TXCFG_IFG011 0x3000000
  86. #define RXCFG_READ_MASK 0x3F
  87. #define RXCFG_APM 0x2
  88. #define RXCFG_AM 0x4
  89. #define RXCFG_AB 0x8
  90. #define RXCFG_MAX_DMA_UNLIMITED 0x700
  91. #define RXCFG_EARLY_OFF_V2 0x800
  92. #define RXCFG_FTH_NONE 0xE000
  93. #define RXCFG_MULTI_ENABLE 0x4000
  94. #define RXCFG_128INT_ENABLE 0x8000
  95. #define CFG2_CLOCK_REQUEST_ENABLE 0x80
  96. #define CFG3_BEACON_ENABLE 0x1
  97. #define CFG3_READY_TO_L23 0x2
  98. #define CFG5_ASPM_ENABLE 0x1
  99. #define CFG5_SPI_ENABLE 0x8
  100. #define PHY_LINK_STATUS 0x2
  101. #define PHY_FLAG 0x80000000
  102. #define PHY_REG_BMCR 0x00
  103. #define PHY_REG_ANAR 0x4
  104. #define PHY_REG_GBCR 0x9
  105. #define CSI_FLAG 0x80000000
  106. #define CSI_BYTE_ENABLE 0xF000
  107. #define CSI_FUNC_NIC 0x20000
  108. #define CSI_FUNC_NIC2 0x10000
  109. #define CSI_ACCESS_1 0x17000000
  110. #define CSI_ACCESS_2 0x27000000
  111. #define EPHY_FLAG 0x80000000
  112. #define ERI_FLAG 0x80000000
  113. #define ERI_MASK_0001 0x1000
  114. #define ERI_MASK_0011 0x3000
  115. #define ERI_MASK_0100 0x4000
  116. #define ERI_MASK_0101 0x5000
  117. #define ERI_MASK_1111 0xF000
  118. #define ERI_EXGMAC 0x0
  119. #define OCP_FLAG 0x80000000
  120. #define OCP_STANDARD_PHY_BASE 0xa400
  121. #define TXSTART_START 0x40
  122. #define BMCR_RESET 0x8000
  123. #define BMCR_SPEED_0 0x2000
  124. #define BMCR_AUTO_NEGOTIATE 0x1000
  125. #define BMCR_RESTART_AUTO_NEGOTIATE 0x200
  126. #define BMCR_DUPLEX 0x100
  127. #define BMCR_SPEED_1 0x40
  128. #define ADVERTISE_10_HALF 0x20
  129. #define ADVERTISE_10_FULL 0x40
  130. #define ADVERTISE_100_HALF 0x80
  131. #define ADVERTISE_100_FULL 0x100
  132. #define ADVERTISE_PAUSE_CAP 0x400
  133. #define ADVERTISE_PAUSE_ASYM 0x800
  134. #define ADVERTISE_1000_HALF 0x100
  135. #define ADVERTISE_1000_FULL 0x200
  136. #define DLLPR_PFM_ENABLE 0x40
  137. #define DLLPR_TX_10M_PS_ENABLE 0x80
  138. #define MCU_LINK_LIST_READY 0x2
  139. #define MCU_RX_EMPTY 0x10
  140. #define MCU_TX_EMPTY 0x20
  141. #define MCU_NOW_IS_OOB 0x80
  142. #define MTPS_JUMBO 0x3F
  143. #define MISC_RXDV_GATE_ENABLE 0x80000
  144. #define MISC_PWM_ENABLE 0x400000
  145. #define MISC2_PFM_D3COLD_ENABLE 0x40
  146. #define PHYSTATUS_FULLDUP 0x01
  147. #define PHYSTATUS_1000MF 0x10
  148. #define PHYSTATUS_100M 0x08
  149. #define PHYSTATUS_10M 0x04
  150. #define TX_BUFFER_SIZE 0x1FF8
  151. #define RX_BUFFER_SIZE 0x1FF8 // FIXME: this should be increased (0x3FFF)
  152. UNMAP_AFTER_INIT RefPtr<RTL8168NetworkAdapter> RTL8168NetworkAdapter::try_to_initialize(PCI::DeviceIdentifier const& pci_device_identifier)
  153. {
  154. if (pci_device_identifier.hardware_id().vendor_id != PCI::VendorID::Realtek)
  155. return {};
  156. if (pci_device_identifier.hardware_id().device_id != 0x8168)
  157. return {};
  158. u8 irq = pci_device_identifier.interrupt_line().value();
  159. // FIXME: Better propagate errors here
  160. auto interface_name_or_error = NetworkingManagement::generate_interface_name_from_pci_address(pci_device_identifier);
  161. if (interface_name_or_error.is_error())
  162. return {};
  163. return adopt_ref_if_nonnull(new (nothrow) RTL8168NetworkAdapter(pci_device_identifier.address(), irq, interface_name_or_error.release_value()));
  164. }
  165. bool RTL8168NetworkAdapter::determine_supported_version() const
  166. {
  167. switch (m_version) {
  168. case ChipVersion::Version1:
  169. case ChipVersion::Version2:
  170. case ChipVersion::Version3:
  171. return true;
  172. case ChipVersion::Version4:
  173. case ChipVersion::Version5:
  174. case ChipVersion::Version6:
  175. case ChipVersion::Version7:
  176. case ChipVersion::Version8:
  177. case ChipVersion::Version9:
  178. case ChipVersion::Version10:
  179. case ChipVersion::Version11:
  180. case ChipVersion::Version12:
  181. case ChipVersion::Version13:
  182. case ChipVersion::Version14:
  183. return false;
  184. case ChipVersion::Version15:
  185. return true;
  186. case ChipVersion::Version16:
  187. return false;
  188. case ChipVersion::Version17:
  189. return true;
  190. case ChipVersion::Version18:
  191. case ChipVersion::Version19:
  192. case ChipVersion::Version20:
  193. case ChipVersion::Version21:
  194. case ChipVersion::Version22:
  195. case ChipVersion::Version23:
  196. case ChipVersion::Version24:
  197. case ChipVersion::Version25:
  198. case ChipVersion::Version26:
  199. case ChipVersion::Version27:
  200. case ChipVersion::Version28:
  201. case ChipVersion::Version29:
  202. return false;
  203. case ChipVersion::Version30:
  204. return true;
  205. default:
  206. return false;
  207. }
  208. }
  209. UNMAP_AFTER_INIT RTL8168NetworkAdapter::RTL8168NetworkAdapter(PCI::Address address, u8 irq, NonnullOwnPtr<KString> interface_name)
  210. : NetworkAdapter(move(interface_name))
  211. , PCI::Device(address)
  212. , IRQHandler(irq)
  213. , m_io_base(PCI::get_BAR0(pci_address()) & ~1)
  214. , m_rx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(TXDescriptor) * (number_of_rx_descriptors + 1)).release_value_but_fixme_should_propagate_errors(), "RTL8168 RX", Memory::Region::Access::ReadWrite).release_value())
  215. , m_tx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(RXDescriptor) * (number_of_tx_descriptors + 1)).release_value_but_fixme_should_propagate_errors(), "RTL8168 TX", Memory::Region::Access::ReadWrite).release_value())
  216. {
  217. dmesgln("RTL8168: Found @ {}", pci_address());
  218. dmesgln("RTL8168: I/O port base: {}", m_io_base);
  219. identify_chip_version();
  220. dmesgln("RTL8168: Version detected - {} ({}{})", possible_device_name(), (u8)m_version, m_version_uncertain ? "?" : "");
  221. if (!determine_supported_version()) {
  222. dmesgln("RTL8168: Aborting initialization! Support for your chip version ({}) is not implemented yet, please open a GH issue and include this message.", (u8)m_version);
  223. return; // Each ChipVersion requires a specific implementation of configure_phy and hardware_quirks
  224. }
  225. initialize();
  226. startup();
  227. }
  228. void RTL8168NetworkAdapter::initialize()
  229. {
  230. // set initial REG_RXCFG
  231. auto rx_config = RXCFG_MAX_DMA_UNLIMITED;
  232. if (m_version <= ChipVersion::Version3) {
  233. rx_config |= RXCFG_FTH_NONE;
  234. } else if (m_version <= ChipVersion::Version8 || (m_version >= ChipVersion::Version16 && m_version <= ChipVersion::Version19)) {
  235. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE;
  236. } else if (m_version >= ChipVersion::Version21) {
  237. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE | RXCFG_EARLY_OFF_V2;
  238. } else {
  239. rx_config |= RXCFG_128INT_ENABLE;
  240. }
  241. out32(REG_RXCFG, rx_config);
  242. // disable interrupts
  243. out16(REG_IMR, 0);
  244. // initialize hardware
  245. if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  246. // disable CMAC
  247. out8(REG_IBCR2, in8(REG_IBCR2) & ~1);
  248. while ((in32(REG_IBISR0) & 0x2) != 0)
  249. ;
  250. out8(REG_IBISR0, in8(REG_IBISR0) | 0x20);
  251. out8(REG_IBCR0, in8(REG_IBCR0) & ~1);
  252. }
  253. if (m_version >= ChipVersion::Version21) {
  254. m_ocp_base_address = OCP_STANDARD_PHY_BASE;
  255. // enable RXDV gate
  256. out32(REG_MISC, in32(REG_MISC) | MISC_RXDV_GATE_ENABLE);
  257. while ((in32(REG_TXCFG) & TXCFG_EMPTY) == 0)
  258. ;
  259. while ((in32(REG_MCU) & (MCU_RX_EMPTY | MCU_TX_EMPTY)) == 0)
  260. ;
  261. out8(REG_COMMAND, in8(REG_COMMAND) & ~(COMMAND_RX_ENABLE | COMMAND_TX_ENABLE));
  262. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  263. // vendor magic values ???
  264. auto data = ocp_in(0xe8de);
  265. data &= ~(1 << 14);
  266. ocp_out(0xe8de, data);
  267. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  268. ;
  269. // vendor magic values ???
  270. data = ocp_in(0xe8de);
  271. data |= (1 << 15);
  272. ocp_out(0xe8de, data);
  273. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  274. ;
  275. }
  276. // software reset
  277. reset();
  278. // clear interrupts
  279. out16(REG_ISR, 0xffff);
  280. enable_bus_mastering(pci_address());
  281. read_mac_address();
  282. dmesgln("RTL8168: MAC address: {}", mac_address().to_string());
  283. // notify about driver start
  284. if (m_version >= ChipVersion::Version11 && m_version <= ChipVersion::Version13) {
  285. // if check_dash
  286. // notify
  287. TODO();
  288. } else if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  289. // if check_dash
  290. // notify
  291. TODO();
  292. }
  293. }
  294. void RTL8168NetworkAdapter::startup()
  295. {
  296. // initialize descriptors
  297. initialize_rx_descriptors();
  298. initialize_tx_descriptors();
  299. // register irq
  300. enable_irq();
  301. // version specific phy configuration
  302. configure_phy();
  303. // software reset phy
  304. phy_out(PHY_REG_BMCR, phy_in(PHY_REG_BMCR) | BMCR_RESET);
  305. while ((phy_in(PHY_REG_BMCR) & BMCR_RESET) != 0)
  306. ;
  307. set_phy_speed();
  308. // set C+ command
  309. auto cplus_command = in16(REG_CPLUS_COMMAND) | CPLUS_COMMAND_VERIFY_CHECKSUM | CPLUS_COMMAND_VLAN_STRIP;
  310. out16(REG_CPLUS_COMMAND, cplus_command);
  311. in16(REG_CPLUS_COMMAND); // C+ Command barrier
  312. // power up phy
  313. if (m_version >= ChipVersion::Version9 && m_version <= ChipVersion::Version15) {
  314. out8(REG_PMCH, in8(REG_PMCH) | 0x80);
  315. } else if (m_version >= ChipVersion::Version26) {
  316. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  317. } else if (m_version >= ChipVersion::Version21 && m_version <= ChipVersion::Version23) {
  318. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  319. // vendor magic values ???
  320. eri_update(0x1a8, ERI_MASK_1111, 0xfc000000, 0, ERI_EXGMAC);
  321. }
  322. // wakeup phy (more vendor magic values)
  323. phy_out(0x1F, 0);
  324. if (m_version <= ChipVersion::Version13) {
  325. phy_out(0x0E, 0);
  326. }
  327. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE); // send known good phy write (acts as a phy barrier)
  328. start_hardware();
  329. // re-enable interrupts
  330. auto enabled_interrupts = INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_SYS_ERR;
  331. if (m_version == ChipVersion::Version1) {
  332. enabled_interrupts |= INT_RX_FIFO_OVERFLOW;
  333. enabled_interrupts &= ~INT_RX_OVERFLOW;
  334. }
  335. out16(REG_IMR, enabled_interrupts);
  336. // update link status
  337. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  338. }
  339. void RTL8168NetworkAdapter::configure_phy()
  340. {
  341. // this method sets a bunch of magic vendor values to the phy configuration registers based on the hardware version
  342. switch (m_version) {
  343. case ChipVersion::Version1: {
  344. configure_phy_b_1();
  345. return;
  346. }
  347. case ChipVersion::Version2:
  348. case ChipVersion::Version3: {
  349. configure_phy_b_2();
  350. return;
  351. }
  352. case ChipVersion::Version4:
  353. TODO();
  354. case ChipVersion::Version5:
  355. TODO();
  356. case ChipVersion::Version6:
  357. TODO();
  358. case ChipVersion::Version7:
  359. TODO();
  360. case ChipVersion::Version8:
  361. TODO();
  362. case ChipVersion::Version9:
  363. TODO();
  364. case ChipVersion::Version10:
  365. TODO();
  366. case ChipVersion::Version11:
  367. TODO();
  368. case ChipVersion::Version12:
  369. TODO();
  370. case ChipVersion::Version13:
  371. TODO();
  372. case ChipVersion::Version14:
  373. TODO();
  374. case ChipVersion::Version15: {
  375. configure_phy_e_2();
  376. return;
  377. }
  378. case ChipVersion::Version16:
  379. TODO();
  380. case ChipVersion::Version17: {
  381. configure_phy_e_2();
  382. return;
  383. }
  384. case ChipVersion::Version18:
  385. TODO();
  386. case ChipVersion::Version19:
  387. TODO();
  388. case ChipVersion::Version20:
  389. TODO();
  390. case ChipVersion::Version21:
  391. TODO();
  392. case ChipVersion::Version22:
  393. TODO();
  394. case ChipVersion::Version23:
  395. TODO();
  396. case ChipVersion::Version24:
  397. TODO();
  398. case ChipVersion::Version25:
  399. TODO();
  400. case ChipVersion::Version26:
  401. TODO();
  402. case ChipVersion::Version27:
  403. TODO();
  404. case ChipVersion::Version28:
  405. TODO();
  406. case ChipVersion::Version29: {
  407. configure_phy_h_1();
  408. return;
  409. }
  410. case ChipVersion::Version30: {
  411. configure_phy_h_2();
  412. return;
  413. }
  414. default:
  415. VERIFY_NOT_REACHED();
  416. }
  417. }
  418. void RTL8168NetworkAdapter::configure_phy_b_1()
  419. {
  420. constexpr PhyRegister phy_registers[] = {
  421. { 0x10, 0xf41b },
  422. { 0x1f, 0 }
  423. };
  424. phy_out(0x1f, 0x1);
  425. phy_out(0x16, 1 << 0);
  426. phy_out_batch(phy_registers, 2);
  427. }
  428. void RTL8168NetworkAdapter::configure_phy_b_2()
  429. {
  430. constexpr PhyRegister phy_registers[] = {
  431. { 0x1f, 0x1 },
  432. { 0x10, 0xf41b },
  433. { 0x1f, 0 }
  434. };
  435. phy_out_batch(phy_registers, 3);
  436. }
  437. void RTL8168NetworkAdapter::configure_phy_e_2()
  438. {
  439. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  440. constexpr PhyRegister phy_registers[] = {
  441. // Enable delay cap
  442. { 0x1f, 0x4 },
  443. { 0x1f, 0x7 },
  444. { 0x1e, 0xac },
  445. { 0x18, 0x6 },
  446. { 0x1f, 0x2 },
  447. { 0x1f, 0 },
  448. { 0x1f, 0 },
  449. // Channel estimation fine tune
  450. { 0x1f, 0x3 },
  451. { 0x9, 0xa20f },
  452. { 0x1f, 0 },
  453. { 0x1f, 0 },
  454. // Green Setting
  455. { 0x1f, 0x5 },
  456. { 0x5, 0x8b5b },
  457. { 0x6, 0x9222 },
  458. { 0x5, 0x8b6d },
  459. { 0x6, 0x8000 },
  460. { 0x5, 0x8b76 },
  461. { 0x6, 0x8000 },
  462. { 0x1f, 0 },
  463. };
  464. phy_out_batch(phy_registers, 19);
  465. // 4 corner performance improvement
  466. phy_out(0x1f, 0x5);
  467. phy_out(0x5, 0x8b80);
  468. phy_update(0x17, 0x6, 0);
  469. phy_out(0x1f, 0);
  470. // PHY auto speed down
  471. phy_out(0x1f, 0x4);
  472. phy_out(0x1f, 0x7);
  473. phy_out(0x1e, 0x2d);
  474. phy_update(0x18, 0x10, 0);
  475. phy_out(0x1f, 0x2);
  476. phy_out(0x1f, 0);
  477. phy_update(0x14, 0x8000, 0);
  478. // Improve 10M EEE waveform
  479. phy_out(0x1f, 0x5);
  480. phy_out(0x5, 0x8b86);
  481. phy_update(0x6, 0x1, 0);
  482. phy_out(0x1f, 0);
  483. // Improve 2-pair detection performance
  484. phy_out(0x1f, 0x5);
  485. phy_out(0x5, 0x8b85);
  486. phy_update(0x6, 0x4000, 0);
  487. phy_out(0x1f, 0);
  488. // EEE Setting
  489. eri_update(0x1b0, ERI_MASK_1111, 0, 0x3, ERI_EXGMAC);
  490. phy_out(0x1f, 0x5);
  491. phy_out(0x5, 0x8b85);
  492. phy_update(0x6, 0, 0x2000);
  493. phy_out(0x1f, 0x4);
  494. phy_out(0x1f, 0x7);
  495. phy_out(0x1e, 0x20);
  496. phy_update(0x15, 0, 0x100);
  497. phy_out(0x1f, 0x2);
  498. phy_out(0x1f, 0);
  499. phy_out(0xd, 0x7);
  500. phy_out(0xe, 0x3c);
  501. phy_out(0xd, 0x4007);
  502. phy_out(0xe, 0);
  503. phy_out(0xd, 0);
  504. // Green feature
  505. phy_out(0x1f, 0x3);
  506. phy_update(0x19, 0, 0x1);
  507. phy_update(0x10, 0, 0x400);
  508. phy_out(0x1f, 0);
  509. // Broken BIOS workaround: feed GigaMAC registers with MAC address.
  510. rar_exgmac_set();
  511. }
  512. void RTL8168NetworkAdapter::configure_phy_h_1()
  513. {
  514. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  515. // CHN EST parameters adjust - giga master
  516. phy_out(0x1f, 0x0a43);
  517. phy_out(0x13, 0x809b);
  518. phy_update(0x14, 0x8000, 0xf800);
  519. phy_out(0x13, 0x80a2);
  520. phy_update(0x14, 0x8000, 0xff00);
  521. phy_out(0x13, 0x80a4);
  522. phy_update(0x14, 0x8500, 0xff00);
  523. phy_out(0x13, 0x809c);
  524. phy_update(0x14, 0xbd00, 0xff00);
  525. phy_out(0x1f, 0);
  526. // CHN EST parameters adjust - giga slave
  527. phy_out(0x1f, 0x0a43);
  528. phy_out(0x13, 0x80ad);
  529. phy_update(0x14, 0x7000, 0xf800);
  530. phy_out(0x13, 0x80b4);
  531. phy_update(0x14, 0x5000, 0xff00);
  532. phy_out(0x13, 0x80ac);
  533. phy_update(0x14, 0x4000, 0xff00);
  534. phy_out(0x1f, 0);
  535. // CHN EST parameters adjust - fnet
  536. phy_out(0x1f, 0x0a43);
  537. phy_out(0x13, 0x808e);
  538. phy_update(0x14, 0x1200, 0xff00);
  539. phy_out(0x13, 0x8090);
  540. phy_update(0x14, 0xe500, 0xff00);
  541. phy_out(0x13, 0x8092);
  542. phy_update(0x14, 0x9f00, 0xff00);
  543. phy_out(0x1f, 0);
  544. // enable R-tune & PGA-retune function
  545. u16 dout_tapbin = 0;
  546. phy_out(0x1f, 0x0a46);
  547. auto data = phy_in(0x13);
  548. data &= 3;
  549. data <<= 2;
  550. dout_tapbin |= data;
  551. data = phy_in(0x12);
  552. data &= 0xc000;
  553. data >>= 14;
  554. dout_tapbin |= data;
  555. dout_tapbin = ~(dout_tapbin ^ 0x8);
  556. dout_tapbin <<= 12;
  557. dout_tapbin &= 0xf000;
  558. phy_out(0x1f, 0x0a43);
  559. phy_out(0x13, 0x827a);
  560. phy_update(0x14, dout_tapbin, 0xf000);
  561. phy_out(0x13, 0x827b);
  562. phy_update(0x14, dout_tapbin, 0xf000);
  563. phy_out(0x13, 0x827c);
  564. phy_update(0x14, dout_tapbin, 0xf000);
  565. phy_out(0x13, 0x827d);
  566. phy_update(0x14, dout_tapbin, 0xf000);
  567. phy_out(0x1f, 0x0a43);
  568. phy_out(0x13, 0x811);
  569. phy_update(0x14, 0x800, 0);
  570. phy_out(0x1f, 0x0a42);
  571. phy_update(0x16, 0x2, 0);
  572. phy_out(0x1f, 0);
  573. // enable GPHY 10M
  574. phy_out(0x1f, 0x0a44);
  575. phy_update(0x11, 0x800, 0);
  576. phy_out(0x1f, 0);
  577. // SAR ADC performance
  578. phy_out(0x1f, 0x0bca);
  579. phy_update(0x17, 0x4000, 0x3000);
  580. phy_out(0x1f, 0);
  581. phy_out(0x1f, 0x0a43);
  582. phy_out(0x13, 0x803f);
  583. phy_update(0x14, 0, 0x3000);
  584. phy_out(0x13, 0x8047);
  585. phy_update(0x14, 0, 0x3000);
  586. phy_out(0x13, 0x804f);
  587. phy_update(0x14, 0, 0x3000);
  588. phy_out(0x13, 0x8057);
  589. phy_update(0x14, 0, 0x3000);
  590. phy_out(0x13, 0x805f);
  591. phy_update(0x14, 0, 0x3000);
  592. phy_out(0x13, 0x8067);
  593. phy_update(0x14, 0, 0x3000);
  594. phy_out(0x13, 0x806f);
  595. phy_update(0x14, 0, 0x3000);
  596. phy_out(0x1f, 0);
  597. // disable phy pfm mode
  598. phy_out(0x1f, 0x0a44);
  599. phy_update(0x11, 0, 0x80);
  600. phy_out(0x1f, 0);
  601. // Check ALDPS bit, disable it if enabled
  602. phy_out(0x1f, 0x0a43);
  603. if (phy_in(0x10) & 0x4)
  604. phy_update(0x10, 0, 0x4);
  605. phy_out(0x1f, 0);
  606. }
  607. void RTL8168NetworkAdapter::configure_phy_h_2()
  608. {
  609. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  610. // CHIN EST parameter update
  611. phy_out(0x1f, 0x0a43);
  612. phy_out(0x13, 0x808a);
  613. phy_update(0x14, 0x000a, 0x3f);
  614. phy_out(0x1f, 0);
  615. // enable R-tune & PGA-retune function
  616. phy_out(0x1f, 0x0a43);
  617. phy_out(0x13, 0x811);
  618. phy_update(0x14, 0x800, 0);
  619. phy_out(0x1f, 0x0a42);
  620. phy_update(0x16, 0x2, 0);
  621. phy_out(0x1f, 0);
  622. // enable GPHY 10M
  623. phy_out(0x1f, 0x0a44);
  624. phy_update(0x11, 0x800, 0);
  625. phy_out(0x1f, 0);
  626. ocp_out(0xdd02, 0x807d);
  627. auto data = ocp_in(0xdd02);
  628. u16 ioffset_p3 = ((data & 0x80) >> 7);
  629. ioffset_p3 <<= 3;
  630. data = ocp_in(0xdd00);
  631. ioffset_p3 |= ((data & (0xe000)) >> 13);
  632. u16 ioffset_p2 = ((data & (0x1e00)) >> 9);
  633. u16 ioffset_p1 = ((data & (0x1e0)) >> 5);
  634. u16 ioffset_p0 = ((data & 0x10) >> 4);
  635. ioffset_p0 <<= 3;
  636. ioffset_p0 |= (data & (0x7));
  637. data = (ioffset_p3 << 12) | (ioffset_p2 << 8) | (ioffset_p1 << 4) | (ioffset_p0);
  638. if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) || (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
  639. phy_out(0x1f, 0x0bcf);
  640. phy_out(0x16, data);
  641. phy_out(0x1f, 0);
  642. }
  643. // Modify rlen (TX LPF corner frequency) level
  644. phy_out(0x1f, 0x0bcd);
  645. data = phy_in(0x16);
  646. data &= 0x000f;
  647. u16 rlen = 0;
  648. if (data > 3)
  649. rlen = data - 3;
  650. data = rlen | (rlen << 4) | (rlen << 8) | (rlen << 12);
  651. phy_out(0x17, data);
  652. phy_out(0x1f, 0x0bcd);
  653. phy_out(0x1f, 0);
  654. // disable phy pfm mode
  655. phy_out(0x1f, 0x0a44);
  656. phy_update(0x11, 0, 0x80);
  657. phy_out(0x1f, 0);
  658. // Check ALDPS bit, disable it if enabled
  659. phy_out(0x1f, 0x0a43);
  660. if (phy_in(0x10) & 0x4)
  661. phy_update(0x10, 0, 0x4);
  662. phy_out(0x1f, 0);
  663. }
  664. void RTL8168NetworkAdapter::rar_exgmac_set()
  665. {
  666. auto mac = mac_address();
  667. const u16 w[] = {
  668. (u16)(mac[0] | (mac[1] << 8)),
  669. (u16)(mac[2] | (mac[3] << 8)),
  670. (u16)(mac[4] | (mac[5] << 8)),
  671. };
  672. const ExgMacRegister exg_mac_registers[] = {
  673. { 0xe0, ERI_MASK_1111, (u32)(w[0] | (w[1] << 16)) },
  674. { 0xe4, ERI_MASK_1111, (u32)w[2] },
  675. { 0xf0, ERI_MASK_1111, (u32)(w[0] << 16) },
  676. { 0xf4, ERI_MASK_1111, (u32)(w[1] | (w[2] << 16)) },
  677. };
  678. exgmac_out_batch(exg_mac_registers, 4);
  679. }
  680. void RTL8168NetworkAdapter::start_hardware()
  681. {
  682. // unlock config registers
  683. out8(REG_CFG9346, CFG9346_UNLOCK);
  684. // configure the maximum transmit packet size
  685. out16(REG_MTPS, MTPS_JUMBO);
  686. // configure the maximum receive packet size
  687. out16(REG_RMS, RX_BUFFER_SIZE);
  688. auto cplus_command = in16(REG_CPLUS_COMMAND);
  689. cplus_command |= CPLUS_COMMAND_PACKET_CONTROL_DISABLE;
  690. // undocumented magic value???
  691. cplus_command |= 0x1;
  692. out16(REG_CPLUS_COMMAND, cplus_command);
  693. // setup interrupt moderation, magic from vendor (Linux Driver uses 0x5151, *BSD Driver uses 0x5100, RTL Driver use 0x5f51???)
  694. out16(REG_INT_MOD, 0x5151);
  695. // point to tx descriptors
  696. out64(REG_TXADDR, m_tx_descriptors_region->physical_page(0)->paddr().get());
  697. // point to rx descriptors
  698. out64(REG_RXADDR, m_rx_descriptors_region->physical_page(0)->paddr().get());
  699. // configure tx: use the maximum dma transfer size, default interframe gap time.
  700. out32(REG_TXCFG, TXCFG_IFG011 | TXCFG_MAX_DMA_UNLIMITED);
  701. // version specific quirks and tweaks
  702. hardware_quirks();
  703. in8(REG_IMR); // known good read (acts as a barrier)
  704. // relock config registers
  705. out8(REG_CFG9346, CFG9346_NONE);
  706. // enable rx/tx
  707. out8(REG_COMMAND, COMMAND_RX_ENABLE | COMMAND_TX_ENABLE);
  708. // turn on all multicast
  709. out32(REG_MAR0, 0xFFFFFFFF);
  710. out32(REG_MAR4, 0xFFFFFFFF);
  711. // configure rx mode: accept physical (MAC) match, multicast, and broadcast
  712. out32(REG_RXCFG, (in32(REG_RXCFG) & ~RXCFG_READ_MASK) | RXCFG_APM | RXCFG_AM | RXCFG_AB);
  713. // disable early-rx interrupts
  714. out16(REG_MULTIINTR, in16(REG_MULTIINTR) & 0xF000);
  715. }
  716. void RTL8168NetworkAdapter::hardware_quirks()
  717. {
  718. switch (m_version) {
  719. case ChipVersion::Version1:
  720. hardware_quirks_b_1();
  721. return;
  722. case ChipVersion::Version2:
  723. case ChipVersion::Version3:
  724. hardware_quirks_b_2();
  725. return;
  726. case ChipVersion::Version4:
  727. TODO();
  728. case ChipVersion::Version5:
  729. TODO();
  730. case ChipVersion::Version6:
  731. TODO();
  732. case ChipVersion::Version7:
  733. TODO();
  734. case ChipVersion::Version8:
  735. TODO();
  736. case ChipVersion::Version9:
  737. TODO();
  738. case ChipVersion::Version10:
  739. TODO();
  740. case ChipVersion::Version11:
  741. TODO();
  742. case ChipVersion::Version12:
  743. TODO();
  744. case ChipVersion::Version13:
  745. TODO();
  746. case ChipVersion::Version14:
  747. TODO();
  748. case ChipVersion::Version15:
  749. return;
  750. case ChipVersion::Version16:
  751. TODO();
  752. case ChipVersion::Version17:
  753. hardware_quirks_e_2();
  754. return;
  755. case ChipVersion::Version18:
  756. TODO();
  757. case ChipVersion::Version19:
  758. TODO();
  759. case ChipVersion::Version20:
  760. TODO();
  761. case ChipVersion::Version21:
  762. TODO();
  763. case ChipVersion::Version22:
  764. TODO();
  765. case ChipVersion::Version23:
  766. TODO();
  767. case ChipVersion::Version24:
  768. TODO();
  769. case ChipVersion::Version25:
  770. TODO();
  771. case ChipVersion::Version26:
  772. TODO();
  773. case ChipVersion::Version27:
  774. TODO();
  775. case ChipVersion::Version28:
  776. TODO();
  777. case ChipVersion::Version29:
  778. case ChipVersion::Version30:
  779. hardware_quirks_h();
  780. return;
  781. default:
  782. VERIFY_NOT_REACHED();
  783. }
  784. }
  785. void RTL8168NetworkAdapter::hardware_quirks_b_1()
  786. {
  787. // disable checked reserved bits
  788. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_BEACON_ENABLE);
  789. constexpr u16 version1_cplus_quirks = CPLUS_COMMAND_ENABLE_BIST | CPLUS_COMMAND_MAC_DBGO_OE | CPLUS_COMMAND_FORCE_HALF_DUP | CPLUS_COMMAND_FORCE_RXFLOW_ENABLE | CPLUS_COMMAND_FORCE_TXFLOW_ENABLE | CPLUS_COMMAND_CXPL_DBG_SEL | CPLUS_COMMAND_ASF | CPLUS_COMMAND_PACKET_CONTROL_DISABLE | CPLUS_COMMAND_MAC_DBGO_SEL;
  790. out16(REG_CPLUS_COMMAND, in16(REG_CPLUS_COMMAND) & ~version1_cplus_quirks);
  791. }
  792. void RTL8168NetworkAdapter::hardware_quirks_b_2()
  793. {
  794. hardware_quirks_b_1();
  795. // configure the maximum transmit packet size (again)
  796. out16(REG_MTPS, MTPS_JUMBO);
  797. // disable checked reserved bits
  798. out8(REG_CONFIG4, in8(REG_CONFIG4) & ~1);
  799. }
  800. void RTL8168NetworkAdapter::hardware_quirks_e_2()
  801. {
  802. constexpr EPhyUpdate ephy_info[] = {
  803. { 0x9, 0, 0x80 },
  804. { 0x19, 0, 0x224 },
  805. };
  806. csi_enable(CSI_ACCESS_1);
  807. extended_phy_initialize(ephy_info, 2);
  808. // FIXME: MTU performance tweak
  809. eri_out(0xc0, ERI_MASK_0011, 0, ERI_EXGMAC);
  810. eri_out(0xb8, ERI_MASK_0011, 0, ERI_EXGMAC);
  811. eri_out(0xc8, ERI_MASK_1111, 0x100002, ERI_EXGMAC);
  812. eri_out(0xe8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  813. eri_out(0xcc, ERI_MASK_1111, 0x50, ERI_EXGMAC);
  814. eri_out(0xd0, ERI_MASK_1111, 0x7ff0060, ERI_EXGMAC);
  815. eri_update(0x1b0, ERI_MASK_0001, 0x10, 0, ERI_EXGMAC);
  816. eri_update(0xd4, ERI_MASK_0011, 0xc00, 0xff00, ERI_EXGMAC);
  817. // Set early TX
  818. out8(REG_MTPS, 0x27);
  819. // FIXME: Disable PCIe clock request
  820. // enable tx auto fifo
  821. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  822. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  823. // Set EEE LED frequency
  824. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  825. out8(REG_DLLPR, in8(REG_DLLPR) | DLLPR_PFM_ENABLE);
  826. out32(REG_MISC, in32(REG_MISC) | MISC_PWM_ENABLE);
  827. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_SPI_ENABLE);
  828. }
  829. void RTL8168NetworkAdapter::hardware_quirks_h()
  830. {
  831. // disable aspm and clock request before accessing extended phy
  832. out8(REG_CONFIG2, in8(REG_CONFIG2) & ~CFG2_CLOCK_REQUEST_ENABLE);
  833. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_ASPM_ENABLE);
  834. // initialize extended phy
  835. constexpr EPhyUpdate ephy_info[] = {
  836. { 0x1e, 0x800, 0x1 },
  837. { 0x1d, 0, 0x800 },
  838. { 0x5, 0xffff, 0x2089 },
  839. { 0x6, 0xffff, 0x5881 },
  840. { 0x4, 0xffff, 0x154a },
  841. { 0x1, 0xffff, 0x68b }
  842. };
  843. extended_phy_initialize(ephy_info, 6);
  844. // enable tx auto fifo
  845. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  846. // vendor magic values ???
  847. eri_out(0xC8, ERI_MASK_0101, 0x80002, ERI_EXGMAC);
  848. eri_out(0xCC, ERI_MASK_0001, 0x38, ERI_EXGMAC);
  849. eri_out(0xD0, ERI_MASK_0001, 0x48, ERI_EXGMAC);
  850. eri_out(0xE8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  851. csi_enable(CSI_ACCESS_1);
  852. // vendor magic values ???
  853. eri_update(0xDC, ERI_MASK_0001, 0x0, 0x1, ERI_EXGMAC);
  854. eri_update(0xDC, ERI_MASK_0001, 0x1, 0x0, ERI_EXGMAC);
  855. eri_update(0xDC, ERI_MASK_1111, 0x10, 0x0, ERI_EXGMAC);
  856. eri_update(0xD4, ERI_MASK_1111, 0x1F00, 0x0, ERI_EXGMAC);
  857. eri_out(0x5F0, ERI_MASK_0011, 0x4F87, ERI_EXGMAC);
  858. // disable rxdv gate
  859. out32(REG_MISC, in32(REG_MISC) & ~MISC_RXDV_GATE_ENABLE);
  860. // set early TX
  861. out8(REG_MTPS, 0x27);
  862. // vendor magic values ???
  863. eri_out(0xC0, ERI_MASK_0011, 0, ERI_EXGMAC);
  864. eri_out(0xB8, ERI_MASK_0011, 0, ERI_EXGMAC);
  865. // Set EEE LED frequency
  866. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  867. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_PFM_ENABLE);
  868. out8(REG_MISC2, in8(REG_MISC2) & ~MISC2_PFM_D3COLD_ENABLE);
  869. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_TX_10M_PS_ENABLE);
  870. // vendor magic values ???
  871. eri_update(0x1B0, ERI_MASK_0011, 0, 0x1000, ERI_EXGMAC);
  872. // disable l2l3 state
  873. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_READY_TO_L23);
  874. // blackmagic code taken from linux's r8169
  875. phy_out(0x1F, 0x0C42);
  876. auto rg_saw_count = (phy_in(0x13) & 0x3FFF);
  877. phy_out(0x1F, 0);
  878. if (rg_saw_count > 0) {
  879. u16 sw_count_1ms_ini = 16000000 / rg_saw_count;
  880. sw_count_1ms_ini &= 0x0fff;
  881. u32 data = ocp_in(0xd412);
  882. data &= ~0x0fff;
  883. data |= sw_count_1ms_ini;
  884. ocp_out(0xd412, data);
  885. }
  886. u32 data = ocp_in(0xe056);
  887. data &= ~0xf0;
  888. data |= 0x70;
  889. ocp_out(0xe056, data);
  890. data = ocp_in(0xe052);
  891. data &= ~0x6000;
  892. data |= 0x8008;
  893. ocp_out(0xe052, data);
  894. data = ocp_in(0xe0d6);
  895. data &= ~0x1ff;
  896. data |= 0x17f;
  897. ocp_out(0xe0d6, data);
  898. data = ocp_in(0xd420);
  899. data &= ~0x0fff;
  900. data |= 0x47f;
  901. ocp_out(0xd420, data);
  902. ocp_out(0xe63e, 0x1);
  903. ocp_out(0xe63e, 0);
  904. ocp_out(0xc094, 0);
  905. ocp_out(0xc09e, 0);
  906. }
  907. void RTL8168NetworkAdapter::set_phy_speed()
  908. {
  909. // wakeup phy
  910. phy_out(0x1F, 0);
  911. // advertise all available features to get best connection possible
  912. auto auto_negotiation_advertisement = phy_in(PHY_REG_ANAR);
  913. auto_negotiation_advertisement |= ADVERTISE_10_HALF; // 10 mbit half duplex
  914. auto_negotiation_advertisement |= ADVERTISE_10_FULL; // 10 mbit full duplex
  915. auto_negotiation_advertisement |= ADVERTISE_100_HALF; // 100 mbit half duplex
  916. auto_negotiation_advertisement |= ADVERTISE_100_FULL; // 100 mbit full duplex
  917. auto_negotiation_advertisement |= ADVERTISE_PAUSE_CAP; // capable of pause flow control
  918. auto_negotiation_advertisement |= ADVERTISE_PAUSE_ASYM; // capable of asymmetric pause flow control
  919. phy_out(PHY_REG_ANAR, auto_negotiation_advertisement);
  920. auto gigabyte_control = phy_in(PHY_REG_GBCR);
  921. gigabyte_control |= ADVERTISE_1000_HALF; // 1000 mbit half dulpex
  922. gigabyte_control |= ADVERTISE_1000_FULL; // 1000 mbit full duplex
  923. phy_out(PHY_REG_GBCR, gigabyte_control);
  924. // restart auto-negotiation with set advertisements
  925. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE | BMCR_RESTART_AUTO_NEGOTIATE);
  926. }
  927. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_rx_descriptors()
  928. {
  929. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  930. for (size_t i = 0; i < number_of_rx_descriptors; ++i) {
  931. auto& descriptor = rx_descriptors[i];
  932. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(RX_BUFFER_SIZE).release_value_but_fixme_should_propagate_errors(), "RTL8168 RX buffer", Memory::Region::Access::ReadWrite).release_value();
  933. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  934. m_rx_buffers_regions.append(move(region));
  935. descriptor.buffer_size = RX_BUFFER_SIZE;
  936. descriptor.flags = RXDescriptor::Ownership; // let the NIC know it can use this descriptor
  937. auto physical_address = m_rx_buffers_regions[i].physical_page(0)->paddr().get();
  938. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  939. descriptor.buffer_address_high = (u64)physical_address >> 32; // cast to prevent shift count >= with of type warnings in 32 bit systems
  940. }
  941. rx_descriptors[number_of_rx_descriptors - 1].flags = rx_descriptors[number_of_rx_descriptors - 1].flags | RXDescriptor::EndOfRing;
  942. }
  943. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_tx_descriptors()
  944. {
  945. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  946. for (size_t i = 0; i < number_of_tx_descriptors; ++i) {
  947. auto& descriptor = tx_descriptors[i];
  948. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(TX_BUFFER_SIZE).release_value_but_fixme_should_propagate_errors(), "RTL8168 TX buffer", Memory::Region::Access::ReadWrite).release_value();
  949. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  950. m_tx_buffers_regions.append(move(region));
  951. descriptor.flags = TXDescriptor::FirstSegment | TXDescriptor::LastSegment;
  952. auto physical_address = m_tx_buffers_regions[i].physical_page(0)->paddr().get();
  953. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  954. descriptor.buffer_address_high = (u64)physical_address >> 32;
  955. }
  956. tx_descriptors[number_of_tx_descriptors - 1].flags = tx_descriptors[number_of_tx_descriptors - 1].flags | TXDescriptor::EndOfRing;
  957. }
  958. UNMAP_AFTER_INIT RTL8168NetworkAdapter::~RTL8168NetworkAdapter() = default;
  959. bool RTL8168NetworkAdapter::handle_irq(const RegisterState&)
  960. {
  961. bool was_handled = false;
  962. for (;;) {
  963. int status = in16(REG_ISR);
  964. out16(REG_ISR, status);
  965. m_entropy_source.add_random_event(status);
  966. dbgln_if(RTL8168_DEBUG, "RTL8168: handle_irq status={:#04x}", status);
  967. if ((status & (INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_RX_FIFO_OVERFLOW | INT_SYS_ERR)) == 0)
  968. break;
  969. was_handled = true;
  970. if (status & INT_RXOK) {
  971. dbgln_if(RTL8168_DEBUG, "RTL8168: RX ready");
  972. receive();
  973. }
  974. if (status & INT_RXERR) {
  975. dbgln_if(RTL8168_DEBUG, "RTL8168: RX error - invalid packet");
  976. }
  977. if (status & INT_TXOK) {
  978. dbgln_if(RTL8168_DEBUG, "RTL8168: TX complete");
  979. m_wait_queue.wake_one();
  980. }
  981. if (status & INT_TXERR) {
  982. dbgln_if(RTL8168_DEBUG, "RTL8168: TX error - invalid packet");
  983. }
  984. if (status & INT_RX_OVERFLOW) {
  985. dmesgln("RTL8168: RX descriptor unavailable (packet lost)");
  986. receive();
  987. }
  988. if (status & INT_LINK_CHANGE) {
  989. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  990. dmesgln("RTL8168: Link status changed up={}", m_link_up);
  991. }
  992. if (status & INT_RX_FIFO_OVERFLOW) {
  993. dmesgln("RTL8168: RX FIFO overflow");
  994. receive();
  995. }
  996. if (status & INT_SYS_ERR) {
  997. dmesgln("RTL8168: Fatal system error");
  998. }
  999. }
  1000. return was_handled;
  1001. }
  1002. void RTL8168NetworkAdapter::reset()
  1003. {
  1004. out8(REG_COMMAND, COMMAND_RESET);
  1005. while ((in8(REG_COMMAND) & COMMAND_RESET) != 0)
  1006. ;
  1007. }
  1008. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::read_mac_address()
  1009. {
  1010. MACAddress mac {};
  1011. for (int i = 0; i < 6; i++)
  1012. mac[i] = in8(REG_MAC + i);
  1013. set_mac_address(mac);
  1014. }
  1015. void RTL8168NetworkAdapter::send_raw(ReadonlyBytes payload)
  1016. {
  1017. dbgln_if(RTL8168_DEBUG, "RTL8168: send_raw length={}", payload.size());
  1018. if (payload.size() > TX_BUFFER_SIZE) {
  1019. dmesgln("RTL8168: Packet was too big; discarding");
  1020. return;
  1021. }
  1022. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  1023. auto& free_descriptor = tx_descriptors[m_tx_free_index];
  1024. if ((free_descriptor.flags & TXDescriptor::Ownership) != 0) {
  1025. dbgln_if(RTL8168_DEBUG, "RTL8168: No free TX buffers, sleeping until one is available");
  1026. m_wait_queue.wait_forever("RTL8168NetworkAdapter");
  1027. return send_raw(payload);
  1028. // if we woke up a TX descriptor is guaranteed to be available, so this should never recurse more than once
  1029. // but this can probably be done more cleanly
  1030. }
  1031. dbgln_if(RTL8168_DEBUG, "RTL8168: Chose descriptor {}", m_tx_free_index);
  1032. memcpy(m_tx_buffers_regions[m_tx_free_index].vaddr().as_ptr(), payload.data(), payload.size());
  1033. m_tx_free_index = (m_tx_free_index + 1) % number_of_tx_descriptors;
  1034. free_descriptor.frame_length = payload.size() & 0x3FFF;
  1035. free_descriptor.flags = free_descriptor.flags | TXDescriptor::Ownership;
  1036. out8(REG_TXSTART, TXSTART_START); // FIXME: this shouldn't be done so often, we should look into doing this using the watchdog timer
  1037. }
  1038. void RTL8168NetworkAdapter::receive()
  1039. {
  1040. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  1041. for (u16 i = 0; i < number_of_rx_descriptors; ++i) {
  1042. auto descriptor_index = (m_rx_free_index + i) % number_of_rx_descriptors;
  1043. auto& descriptor = rx_descriptors[descriptor_index];
  1044. if ((descriptor.flags & RXDescriptor::Ownership) != 0) {
  1045. m_rx_free_index = descriptor_index;
  1046. break;
  1047. }
  1048. u16 flags = descriptor.flags;
  1049. u16 length = descriptor.buffer_size & 0x3FFF;
  1050. dbgln_if(RTL8168_DEBUG, "RTL8168: receive, flags={:#04x}, length={}, descriptor={}", flags, length, descriptor_index);
  1051. if (length > RX_BUFFER_SIZE || (flags & RXDescriptor::ErrorSummary) != 0) {
  1052. dmesgln("RTL8168: receive got bad packet, flags={:#04x}, length={}", flags, length);
  1053. } else if ((flags & RXDescriptor::FirstSegment) != 0 && (flags & RXDescriptor::LastSegment) == 0) {
  1054. VERIFY_NOT_REACHED();
  1055. // Our maximum received packet size is smaller than the descriptor buffer size, so packets should never be segmented
  1056. // if this happens on a real NIC it might not respect that, and we will have to support packet segmentation
  1057. } else {
  1058. did_receive({ m_rx_buffers_regions[descriptor_index].vaddr().as_ptr(), length });
  1059. }
  1060. descriptor.buffer_size = RX_BUFFER_SIZE;
  1061. flags = RXDescriptor::Ownership;
  1062. if (descriptor_index == number_of_rx_descriptors - 1)
  1063. flags |= RXDescriptor::EndOfRing;
  1064. descriptor.flags = flags; // let the NIC know it can use this descriptor again
  1065. }
  1066. }
  1067. void RTL8168NetworkAdapter::out8(u16 address, u8 data)
  1068. {
  1069. m_io_base.offset(address).out(data);
  1070. }
  1071. void RTL8168NetworkAdapter::out16(u16 address, u16 data)
  1072. {
  1073. m_io_base.offset(address).out(data);
  1074. }
  1075. void RTL8168NetworkAdapter::out32(u16 address, u32 data)
  1076. {
  1077. m_io_base.offset(address).out(data);
  1078. }
  1079. void RTL8168NetworkAdapter::out64(u16 address, u64 data)
  1080. {
  1081. // ORDER MATTERS: Some NICs require the high part of the address to be written first
  1082. m_io_base.offset(address + 4).out((u32)(data >> 32));
  1083. m_io_base.offset(address).out((u32)(data & 0xFFFFFFFF));
  1084. }
  1085. u8 RTL8168NetworkAdapter::in8(u16 address)
  1086. {
  1087. return m_io_base.offset(address).in<u8>();
  1088. }
  1089. u16 RTL8168NetworkAdapter::in16(u16 address)
  1090. {
  1091. return m_io_base.offset(address).in<u16>();
  1092. }
  1093. u32 RTL8168NetworkAdapter::in32(u16 address)
  1094. {
  1095. return m_io_base.offset(address).in<u32>();
  1096. }
  1097. void RTL8168NetworkAdapter::phy_out(u8 address, u16 data)
  1098. {
  1099. if (m_version == ChipVersion::Version11) {
  1100. TODO();
  1101. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1102. TODO();
  1103. } else if (m_version >= ChipVersion::Version21) {
  1104. if (address == 0x1F) {
  1105. m_ocp_base_address = data ? data << 4 : OCP_STANDARD_PHY_BASE;
  1106. return;
  1107. }
  1108. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1109. address -= 0x10;
  1110. ocp_phy_out(m_ocp_base_address + address * 2, data);
  1111. } else {
  1112. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1113. out32(REG_PHYACCESS, PHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1114. while ((in32(REG_PHYACCESS) & PHY_FLAG) != 0)
  1115. ;
  1116. }
  1117. }
  1118. u16 RTL8168NetworkAdapter::phy_in(u8 address)
  1119. {
  1120. if (m_version == ChipVersion::Version11) {
  1121. TODO();
  1122. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1123. TODO();
  1124. } else if (m_version >= ChipVersion::Version21) {
  1125. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1126. address -= 0x10;
  1127. return ocp_phy_in(m_ocp_base_address + address * 2);
  1128. } else {
  1129. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1130. out32(REG_PHYACCESS, (address & 0x1F) << 16);
  1131. while ((in32(REG_PHYACCESS) & PHY_FLAG) == 0)
  1132. ;
  1133. return in32(REG_PHYACCESS) & 0xFFFF;
  1134. }
  1135. }
  1136. void RTL8168NetworkAdapter::phy_update(u32 address, u32 set, u32 clear)
  1137. {
  1138. auto value = phy_in(address);
  1139. phy_out(address, (value & ~clear) | set);
  1140. }
  1141. void RTL8168NetworkAdapter::phy_out_batch(const PhyRegister phy_registers[], size_t length)
  1142. {
  1143. for (size_t i = 0; i < length; i++) {
  1144. phy_out(phy_registers[i].address, phy_registers[i].data);
  1145. }
  1146. }
  1147. void RTL8168NetworkAdapter::extended_phy_out(u8 address, u16 data)
  1148. {
  1149. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1150. out32(REG_EPHYACCESS, EPHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1151. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) != 0)
  1152. ;
  1153. }
  1154. u16 RTL8168NetworkAdapter::extended_phy_in(u8 address)
  1155. {
  1156. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1157. out32(REG_EPHYACCESS, (address & 0x1F) << 16);
  1158. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) == 0)
  1159. ;
  1160. return in32(REG_EPHYACCESS) & 0xFFFF;
  1161. }
  1162. void RTL8168NetworkAdapter::extended_phy_initialize(const EPhyUpdate ephy_info[], size_t length)
  1163. {
  1164. for (size_t i = 0; i < length; i++) {
  1165. auto updated_value = (extended_phy_in(ephy_info[i].offset) & ~ephy_info[i].clear) | ephy_info[i].set;
  1166. extended_phy_out(ephy_info[i].offset, updated_value);
  1167. }
  1168. }
  1169. void RTL8168NetworkAdapter::eri_out(u32 address, u32 mask, u32 data, u32 type)
  1170. {
  1171. out32(REG_ERI_DATA, data);
  1172. out32(REG_ERI_ADDR, ERI_FLAG | type | mask | address);
  1173. while ((in32(REG_ERI_ADDR) & ERI_FLAG) != 0)
  1174. ;
  1175. }
  1176. u32 RTL8168NetworkAdapter::eri_in(u32 address, u32 type)
  1177. {
  1178. out32(REG_ERI_ADDR, type | ERI_MASK_1111 | address);
  1179. while ((in32(REG_ERI_ADDR) & ERI_FLAG) == 0)
  1180. ;
  1181. return in32(REG_ERI_DATA);
  1182. }
  1183. void RTL8168NetworkAdapter::eri_update(u32 address, u32 mask, u32 set, u32 clear, u32 type)
  1184. {
  1185. auto value = eri_in(address, type);
  1186. eri_out(address, mask, (value & ~clear) | set, type);
  1187. }
  1188. void RTL8168NetworkAdapter::exgmac_out_batch(const ExgMacRegister exgmac_registers[], size_t length)
  1189. {
  1190. for (size_t i = 0; i < length; i++) {
  1191. eri_out(exgmac_registers[i].address, exgmac_registers[i].mask, exgmac_registers[i].value, ERI_EXGMAC);
  1192. }
  1193. }
  1194. void RTL8168NetworkAdapter::csi_out(u32 address, u32 data)
  1195. {
  1196. VERIFY(m_version >= ChipVersion::Version4);
  1197. out32(REG_CSI_DATA, data);
  1198. auto modifier = CSI_BYTE_ENABLE;
  1199. if (m_version == ChipVersion::Version20) {
  1200. modifier |= CSI_FUNC_NIC;
  1201. } else if (m_version == ChipVersion::Version26) {
  1202. modifier |= CSI_FUNC_NIC2;
  1203. }
  1204. out32(REG_CSI_ADDR, CSI_FLAG | (address & 0xFFF) | modifier);
  1205. while ((in32(REG_CSI_ADDR) & CSI_FLAG) != 0)
  1206. ;
  1207. }
  1208. u32 RTL8168NetworkAdapter::csi_in(u32 address)
  1209. {
  1210. VERIFY(m_version >= ChipVersion::Version4);
  1211. auto modifier = CSI_BYTE_ENABLE;
  1212. if (m_version == ChipVersion::Version20) {
  1213. modifier |= CSI_FUNC_NIC;
  1214. } else if (m_version == ChipVersion::Version26) {
  1215. modifier |= CSI_FUNC_NIC2;
  1216. }
  1217. out32(REG_CSI_ADDR, (address & 0xFFF) | modifier);
  1218. while ((in32(REG_CSI_ADDR) & CSI_FLAG) == 0)
  1219. ;
  1220. return in32(REG_CSI_DATA) & 0xFFFF;
  1221. }
  1222. void RTL8168NetworkAdapter::csi_enable(u32 bits)
  1223. {
  1224. auto csi = csi_in(0x70c) & 0x00ffffff;
  1225. csi_out(0x70c, csi | bits);
  1226. }
  1227. void RTL8168NetworkAdapter::ocp_out(u32 address, u32 data)
  1228. {
  1229. VERIFY((address & 0xFFFF0001) == 0);
  1230. out32(REG_OCP_DATA, OCP_FLAG | address << 15 | data);
  1231. }
  1232. u32 RTL8168NetworkAdapter::ocp_in(u32 address)
  1233. {
  1234. VERIFY((address & 0xFFFF0001) == 0);
  1235. out32(REG_OCP_DATA, address << 15);
  1236. return in32(REG_OCP_DATA);
  1237. }
  1238. void RTL8168NetworkAdapter::ocp_phy_out(u32 address, u32 data)
  1239. {
  1240. VERIFY((address & 0xFFFF0001) == 0);
  1241. out32(REG_GPHY_OCP, OCP_FLAG | (address << 15) | data);
  1242. while ((in32(REG_GPHY_OCP) & OCP_FLAG) != 0)
  1243. ;
  1244. }
  1245. u16 RTL8168NetworkAdapter::ocp_phy_in(u32 address)
  1246. {
  1247. VERIFY((address & 0xFFFF0001) == 0);
  1248. out32(REG_GPHY_OCP, address << 15);
  1249. while ((in32(REG_GPHY_OCP) & OCP_FLAG) == 0)
  1250. ;
  1251. return in32(REG_GPHY_OCP) & 0xFFFF;
  1252. }
  1253. void RTL8168NetworkAdapter::identify_chip_version()
  1254. {
  1255. auto transmit_config = in32(REG_TXCFG);
  1256. auto registers = transmit_config & 0x7c800000;
  1257. auto hw_version_id = transmit_config & 0x700000;
  1258. m_version_uncertain = false;
  1259. switch (registers) {
  1260. case 0x30000000:
  1261. m_version = ChipVersion::Version1;
  1262. break;
  1263. case 0x38000000:
  1264. if (hw_version_id == 00000) {
  1265. m_version = ChipVersion::Version2;
  1266. } else if (hw_version_id == 0x500000) {
  1267. m_version = ChipVersion::Version3;
  1268. } else {
  1269. m_version = ChipVersion::Version3;
  1270. m_version_uncertain = true;
  1271. }
  1272. break;
  1273. case 0x3C000000:
  1274. if (hw_version_id == 00000) {
  1275. m_version = ChipVersion::Version4;
  1276. } else if (hw_version_id == 0x200000) {
  1277. m_version = ChipVersion::Version5;
  1278. } else if (hw_version_id == 0x400000) {
  1279. m_version = ChipVersion::Version6;
  1280. } else {
  1281. m_version = ChipVersion::Version6;
  1282. m_version_uncertain = true;
  1283. }
  1284. break;
  1285. case 0x3C800000:
  1286. if (hw_version_id == 0x100000) {
  1287. m_version = ChipVersion::Version7;
  1288. } else if (hw_version_id == 0x300000) {
  1289. m_version = ChipVersion::Version8;
  1290. } else {
  1291. m_version = ChipVersion::Version8;
  1292. m_version_uncertain = true;
  1293. }
  1294. break;
  1295. case 0x28000000:
  1296. if (hw_version_id == 0x100000) {
  1297. m_version = ChipVersion::Version9;
  1298. } else if (hw_version_id == 0x300000) {
  1299. m_version = ChipVersion::Version10;
  1300. } else {
  1301. m_version = ChipVersion::Version10;
  1302. m_version_uncertain = true;
  1303. }
  1304. break;
  1305. case 0x28800000:
  1306. if (hw_version_id == 00000) {
  1307. m_version = ChipVersion::Version11;
  1308. } else if (hw_version_id == 0x200000) {
  1309. m_version = ChipVersion::Version12;
  1310. } else if (hw_version_id == 0x300000) {
  1311. m_version = ChipVersion::Version13;
  1312. } else {
  1313. m_version = ChipVersion::Version13;
  1314. m_version_uncertain = true;
  1315. }
  1316. break;
  1317. case 0x2C000000:
  1318. if (hw_version_id == 0x100000) {
  1319. m_version = ChipVersion::Version14;
  1320. } else if (hw_version_id == 0x200000) {
  1321. m_version = ChipVersion::Version15;
  1322. } else {
  1323. m_version = ChipVersion::Version15;
  1324. m_version_uncertain = true;
  1325. }
  1326. break;
  1327. case 0x2C800000:
  1328. if (hw_version_id == 00000) {
  1329. m_version = ChipVersion::Version16;
  1330. } else if (hw_version_id == 0x100000) {
  1331. m_version = ChipVersion::Version17;
  1332. } else {
  1333. m_version = ChipVersion::Version17;
  1334. m_version_uncertain = true;
  1335. }
  1336. break;
  1337. case 0x48000000:
  1338. if (hw_version_id == 00000) {
  1339. m_version = ChipVersion::Version18;
  1340. } else if (hw_version_id == 0x100000) {
  1341. m_version = ChipVersion::Version19;
  1342. } else {
  1343. m_version = ChipVersion::Version19;
  1344. m_version_uncertain = true;
  1345. }
  1346. break;
  1347. case 0x48800000:
  1348. if (hw_version_id == 00000) {
  1349. m_version = ChipVersion::Version20;
  1350. } else {
  1351. m_version = ChipVersion::Version20;
  1352. m_version_uncertain = true;
  1353. }
  1354. break;
  1355. case 0x4C000000:
  1356. if (hw_version_id == 00000) {
  1357. m_version = ChipVersion::Version21;
  1358. } else if (hw_version_id == 0x100000) {
  1359. m_version = ChipVersion::Version22;
  1360. } else {
  1361. m_version = ChipVersion::Version22;
  1362. m_version_uncertain = true;
  1363. }
  1364. break;
  1365. case 0x50000000:
  1366. if (hw_version_id == 00000) {
  1367. m_version = ChipVersion::Version23;
  1368. } else if (hw_version_id == 0x100000) {
  1369. m_version = ChipVersion::Version27;
  1370. } else if (hw_version_id == 0x200000) {
  1371. m_version = ChipVersion::Version28;
  1372. } else {
  1373. m_version = ChipVersion::Version28;
  1374. m_version_uncertain = true;
  1375. }
  1376. break;
  1377. case 0x50800000:
  1378. if (hw_version_id == 00000) {
  1379. m_version = ChipVersion::Version24;
  1380. } else if (hw_version_id == 0x100000) {
  1381. m_version = ChipVersion::Version25;
  1382. } else {
  1383. m_version = ChipVersion::Version25;
  1384. m_version_uncertain = true;
  1385. }
  1386. break;
  1387. case 0x5C800000:
  1388. if (hw_version_id == 00000) {
  1389. m_version = ChipVersion::Version26;
  1390. } else {
  1391. m_version = ChipVersion::Version26;
  1392. m_version_uncertain = true;
  1393. }
  1394. break;
  1395. case 0x54000000:
  1396. if (hw_version_id == 00000) {
  1397. m_version = ChipVersion::Version29;
  1398. } else if (hw_version_id == 0x100000) {
  1399. m_version = ChipVersion::Version30;
  1400. } else {
  1401. m_version = ChipVersion::Version30;
  1402. m_version_uncertain = true;
  1403. }
  1404. break;
  1405. default:
  1406. dbgln_if(RTL8168_DEBUG, "Unable to determine device version: {:#04x}", registers);
  1407. m_version = ChipVersion::Unknown;
  1408. m_version_uncertain = true;
  1409. break;
  1410. }
  1411. }
  1412. StringView RTL8168NetworkAdapter::possible_device_name()
  1413. {
  1414. switch (m_version) { // We are following *BSD's versioning scheme, the comments note linux's versioning scheme, but they dont match up exactly
  1415. case ChipVersion::Version1:
  1416. case ChipVersion::Version2:
  1417. case ChipVersion::Version3:
  1418. return "RTL8168B/8111B"sv; // 11, 12, 17
  1419. case ChipVersion::Version4:
  1420. case ChipVersion::Version5:
  1421. case ChipVersion::Version6:
  1422. return "RTL8168C/8111C"sv; // 19, 20, 21, 22
  1423. case ChipVersion::Version7:
  1424. case ChipVersion::Version8:
  1425. return "RTL8168CP/8111CP"sv; // 18, 23, 24
  1426. case ChipVersion::Version9:
  1427. case ChipVersion::Version10:
  1428. return "RTL8168D/8111D"sv; // 25, 26
  1429. case ChipVersion::Version11:
  1430. case ChipVersion::Version12:
  1431. case ChipVersion::Version13:
  1432. return "RTL8168DP/8111DP"sv; // 27, 28, 31
  1433. case ChipVersion::Version14:
  1434. case ChipVersion::Version15:
  1435. return "RTL8168E/8111E"sv; // 32, 33
  1436. case ChipVersion::Version16:
  1437. case ChipVersion::Version17:
  1438. return "RTL8168E-VL/8111E-VL"sv; // 34
  1439. case ChipVersion::Version18:
  1440. case ChipVersion::Version19:
  1441. return "RTL8168F/8111F"sv; // 35, 36
  1442. case ChipVersion::Version20:
  1443. return "RTL8411"; // 38
  1444. case ChipVersion::Version21:
  1445. case ChipVersion::Version22:
  1446. return "RTL8168G/8111G"sv; // 40, 41, 42
  1447. case ChipVersion::Version23:
  1448. case ChipVersion::Version27:
  1449. case ChipVersion::Version28:
  1450. return "RTL8168EP/8111EP"sv; // 49, 50, 51
  1451. case ChipVersion::Version24:
  1452. case ChipVersion::Version25:
  1453. return "RTL8168GU/8111GU"sv; // ???
  1454. case ChipVersion::Version26:
  1455. return "RTL8411B"; // 44
  1456. case ChipVersion::Version29:
  1457. case ChipVersion::Version30:
  1458. return "RTL8168H/8111H"sv; // 45, 46
  1459. case ChipVersion::Unknown:
  1460. return "Unknown"sv;
  1461. }
  1462. VERIFY_NOT_REACHED();
  1463. }
  1464. bool RTL8168NetworkAdapter::link_full_duplex()
  1465. {
  1466. u8 phystatus = in8(REG_PHYSTATUS);
  1467. return !!(phystatus & (PHYSTATUS_FULLDUP | PHYSTATUS_1000MF));
  1468. }
  1469. i32 RTL8168NetworkAdapter::link_speed()
  1470. {
  1471. if (!link_up())
  1472. return NetworkAdapter::LINKSPEED_INVALID;
  1473. u8 phystatus = in8(REG_PHYSTATUS);
  1474. if (phystatus & PHYSTATUS_1000MF)
  1475. return 1000;
  1476. if (phystatus & PHYSTATUS_100M)
  1477. return 100;
  1478. if (phystatus & PHYSTATUS_10M)
  1479. return 10;
  1480. return NetworkAdapter::LINKSPEED_INVALID;
  1481. }
  1482. }