RTL8168NetworkAdapter.cpp 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712
  1. /*
  2. * Copyright (c) 2021, Idan Horowitz <idan.horowitz@serenityos.org>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <AK/MACAddress.h>
  7. #include <Kernel/Bus/PCI/API.h>
  8. #include <Kernel/Bus/PCI/IDs.h>
  9. #include <Kernel/Debug.h>
  10. #include <Kernel/Net/NetworkingManagement.h>
  11. #include <Kernel/Net/Realtek/RTL8168NetworkAdapter.h>
  12. #include <Kernel/Sections.h>
  13. namespace Kernel {
  14. #define REG_MAC 0x00
  15. #define REG_MAR4 0x0B
  16. #define REG_MAR0 0x0F
  17. #define REG_EEE_LED 0x1B
  18. #define REG_TXADDR 0x20
  19. #define REG_COMMAND 0x37
  20. #define REG_TXSTART 0x38
  21. #define REG_IMR 0x3C
  22. #define REG_ISR 0x3E
  23. #define REG_TXCFG 0x40
  24. #define REG_RXCFG 0x44
  25. #define REG_MPC 0x4C
  26. #define REG_CFG9346 0x50
  27. #define REG_CONFIG1 0x52
  28. #define REG_CONFIG2 0x53
  29. #define REG_CONFIG3 0x54
  30. #define REG_CONFIG4 0x55
  31. #define REG_CONFIG5 0x56
  32. #define REG_MULTIINTR 0x5C
  33. #define REG_PHYACCESS 0x60
  34. #define REG_CSI_DATA 0x64
  35. #define REG_CSI_ADDR 0x68
  36. #define REG_PHYSTATUS 0x6C
  37. #define REG_PMCH 0x6F
  38. #define REG_ERI_DATA 0x70
  39. #define REG_ERI_ADDR 0x74
  40. #define REG_EPHYACCESS 0x80
  41. #define REG_OCP_DATA 0xB0
  42. #define REG_OCP_ADDR 0xB4
  43. #define REG_GPHY_OCP 0xB8
  44. #define REG_DLLPR 0xD0
  45. #define REG_MCU 0xD3
  46. #define REG_RMS 0xDA
  47. #define REG_CPLUS_COMMAND 0xE0
  48. #define REG_INT_MOD 0xE2
  49. #define REG_RXADDR 0xE4
  50. #define REG_MTPS 0xEC
  51. #define REG_MISC 0xF0
  52. #define REG_MISC2 0xF2
  53. #define REG_IBCR0 0xF8
  54. #define REG_IBCR2 0xF9
  55. #define REG_IBISR0 0xFB
  56. #define COMMAND_TX_ENABLE 0x4
  57. #define COMMAND_RX_ENABLE 0x8
  58. #define COMMAND_RESET 0x10
  59. #define CPLUS_COMMAND_VERIFY_CHECKSUM 0x20
  60. #define CPLUS_COMMAND_VLAN_STRIP 0x40
  61. #define CPLUS_COMMAND_MAC_DBGO_SEL 0x1C
  62. #define CPLUS_COMMAND_PACKET_CONTROL_DISABLE 0x80
  63. #define CPLUS_COMMAND_ASF 0x100
  64. #define CPLUS_COMMAND_CXPL_DBG_SEL 0x200
  65. #define CPLUS_COMMAND_FORCE_TXFLOW_ENABLE 0x400
  66. #define CPLUS_COMMAND_FORCE_RXFLOW_ENABLE 0x800
  67. #define CPLUS_COMMAND_FORCE_HALF_DUP 0x1000
  68. #define CPLUS_COMMAND_MAC_DBGO_OE 0x4000
  69. #define CPLUS_COMMAND_ENABLE_BIST 0x8000
  70. #define INT_RXOK 0x1
  71. #define INT_RXERR 0x2
  72. #define INT_TXOK 0x4
  73. #define INT_TXERR 0x8
  74. #define INT_RX_OVERFLOW 0x10
  75. #define INT_LINK_CHANGE 0x20
  76. #define INT_RX_FIFO_OVERFLOW 0x40
  77. #define INT_SYS_ERR 0x8000
  78. #define CFG9346_NONE 0x00
  79. #define CFG9346_EEM0 0x40
  80. #define CFG9346_EEM1 0x80
  81. #define CFG9346_UNLOCK (CFG9346_EEM0 | CFG9346_EEM1)
  82. #define TXCFG_AUTO_FIFO 0x80
  83. #define TXCFG_MAX_DMA_UNLIMITED 0x700
  84. #define TXCFG_EMPTY 0x800
  85. #define TXCFG_IFG011 0x3000000
  86. #define RXCFG_READ_MASK 0x3F
  87. #define RXCFG_APM 0x2
  88. #define RXCFG_AM 0x4
  89. #define RXCFG_AB 0x8
  90. #define RXCFG_MAX_DMA_UNLIMITED 0x700
  91. #define RXCFG_EARLY_OFF_V2 0x800
  92. #define RXCFG_FTH_NONE 0xE000
  93. #define RXCFG_MULTI_ENABLE 0x4000
  94. #define RXCFG_128INT_ENABLE 0x8000
  95. #define CFG2_CLOCK_REQUEST_ENABLE 0x80
  96. #define CFG3_BEACON_ENABLE 0x1
  97. #define CFG3_READY_TO_L23 0x2
  98. #define CFG5_ASPM_ENABLE 0x1
  99. #define CFG5_SPI_ENABLE 0x8
  100. #define PHY_LINK_STATUS 0x2
  101. #define PHY_FLAG 0x80000000
  102. #define PHY_REG_BMCR 0x00
  103. #define PHY_REG_ANAR 0x4
  104. #define PHY_REG_GBCR 0x9
  105. #define CSI_FLAG 0x80000000
  106. #define CSI_BYTE_ENABLE 0xF000
  107. #define CSI_FUNC_NIC 0x20000
  108. #define CSI_FUNC_NIC2 0x10000
  109. #define CSI_ACCESS_1 0x17000000
  110. #define CSI_ACCESS_2 0x27000000
  111. #define EPHY_FLAG 0x80000000
  112. #define ERI_FLAG 0x80000000
  113. #define ERI_MASK_0001 0x1000
  114. #define ERI_MASK_0011 0x3000
  115. #define ERI_MASK_0100 0x4000
  116. #define ERI_MASK_0101 0x5000
  117. #define ERI_MASK_1111 0xF000
  118. #define ERI_EXGMAC 0x0
  119. #define OCP_FLAG 0x80000000
  120. #define OCP_STANDARD_PHY_BASE 0xa400
  121. #define TXSTART_START 0x40
  122. #define BMCR_RESET 0x8000
  123. #define BMCR_SPEED_0 0x2000
  124. #define BMCR_AUTO_NEGOTIATE 0x1000
  125. #define BMCR_RESTART_AUTO_NEGOTIATE 0x200
  126. #define BMCR_DUPLEX 0x100
  127. #define BMCR_SPEED_1 0x40
  128. #define ADVERTISE_10_HALF 0x20
  129. #define ADVERTISE_10_FULL 0x40
  130. #define ADVERTISE_100_HALF 0x80
  131. #define ADVERTISE_100_FULL 0x100
  132. #define ADVERTISE_PAUSE_CAP 0x400
  133. #define ADVERTISE_PAUSE_ASYM 0x800
  134. #define ADVERTISE_1000_HALF 0x100
  135. #define ADVERTISE_1000_FULL 0x200
  136. #define DLLPR_PFM_ENABLE 0x40
  137. #define DLLPR_TX_10M_PS_ENABLE 0x80
  138. #define MCU_LINK_LIST_READY 0x2
  139. #define MCU_RX_EMPTY 0x10
  140. #define MCU_TX_EMPTY 0x20
  141. #define MCU_NOW_IS_OOB 0x80
  142. #define MTPS_JUMBO 0x3F
  143. #define MISC_RXDV_GATE_ENABLE 0x80000
  144. #define MISC_PWM_ENABLE 0x400000
  145. #define MISC2_PFM_D3COLD_ENABLE 0x40
  146. #define PHYSTATUS_FULLDUP 0x01
  147. #define PHYSTATUS_1000MF 0x10
  148. #define PHYSTATUS_100M 0x08
  149. #define PHYSTATUS_10M 0x04
  150. #define TX_BUFFER_SIZE 0x1FF8
  151. #define RX_BUFFER_SIZE 0x1FF8 // FIXME: this should be increased (0x3FFF)
  152. UNMAP_AFTER_INIT LockRefPtr<RTL8168NetworkAdapter> RTL8168NetworkAdapter::try_to_initialize(PCI::DeviceIdentifier const& pci_device_identifier)
  153. {
  154. if (pci_device_identifier.hardware_id().vendor_id != PCI::VendorID::Realtek)
  155. return {};
  156. if (pci_device_identifier.hardware_id().device_id != 0x8168)
  157. return {};
  158. u8 irq = pci_device_identifier.interrupt_line().value();
  159. // FIXME: Better propagate errors here
  160. auto interface_name_or_error = NetworkingManagement::generate_interface_name_from_pci_address(pci_device_identifier);
  161. if (interface_name_or_error.is_error())
  162. return {};
  163. auto registers_io_window = MUST(IOWindow::create_for_pci_device_bar(pci_device_identifier, PCI::HeaderType0BaseRegister::BAR0));
  164. return adopt_lock_ref_if_nonnull(new (nothrow) RTL8168NetworkAdapter(pci_device_identifier.address(), irq, move(registers_io_window), interface_name_or_error.release_value()));
  165. }
  166. bool RTL8168NetworkAdapter::determine_supported_version() const
  167. {
  168. switch (m_version) {
  169. case ChipVersion::Version1:
  170. case ChipVersion::Version2:
  171. case ChipVersion::Version3:
  172. return true;
  173. case ChipVersion::Version4:
  174. case ChipVersion::Version5:
  175. case ChipVersion::Version6:
  176. case ChipVersion::Version7:
  177. case ChipVersion::Version8:
  178. case ChipVersion::Version9:
  179. case ChipVersion::Version10:
  180. case ChipVersion::Version11:
  181. case ChipVersion::Version12:
  182. case ChipVersion::Version13:
  183. case ChipVersion::Version14:
  184. return false;
  185. case ChipVersion::Version15:
  186. return true;
  187. case ChipVersion::Version16:
  188. return false;
  189. case ChipVersion::Version17:
  190. return true;
  191. case ChipVersion::Version18:
  192. case ChipVersion::Version19:
  193. case ChipVersion::Version20:
  194. case ChipVersion::Version21:
  195. case ChipVersion::Version22:
  196. case ChipVersion::Version23:
  197. case ChipVersion::Version24:
  198. case ChipVersion::Version25:
  199. case ChipVersion::Version26:
  200. case ChipVersion::Version27:
  201. case ChipVersion::Version28:
  202. case ChipVersion::Version29:
  203. return false;
  204. case ChipVersion::Version30:
  205. return true;
  206. default:
  207. return false;
  208. }
  209. }
  210. UNMAP_AFTER_INIT RTL8168NetworkAdapter::RTL8168NetworkAdapter(PCI::Address address, u8 irq, NonnullOwnPtr<IOWindow> registers_io_window, NonnullOwnPtr<KString> interface_name)
  211. : NetworkAdapter(move(interface_name))
  212. , PCI::Device(address)
  213. , IRQHandler(irq)
  214. , m_registers_io_window(move(registers_io_window))
  215. , m_rx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(TXDescriptor) * (number_of_rx_descriptors + 1)).release_value_but_fixme_should_propagate_errors(), "RTL8168 RX"sv, Memory::Region::Access::ReadWrite).release_value())
  216. , m_tx_descriptors_region(MM.allocate_contiguous_kernel_region(Memory::page_round_up(sizeof(RXDescriptor) * (number_of_tx_descriptors + 1)).release_value_but_fixme_should_propagate_errors(), "RTL8168 TX"sv, Memory::Region::Access::ReadWrite).release_value())
  217. {
  218. dmesgln("RTL8168: Found @ {}", pci_address());
  219. dmesgln("RTL8168: I/O port base: {}", m_registers_io_window);
  220. identify_chip_version();
  221. dmesgln("RTL8168: Version detected - {} ({}{})", possible_device_name(), (u8)m_version, m_version_uncertain ? "?" : "");
  222. if (!determine_supported_version()) {
  223. dmesgln("RTL8168: Aborting initialization! Support for your chip version ({}) is not implemented yet, please open a GH issue and include this message.", (u8)m_version);
  224. return; // Each ChipVersion requires a specific implementation of configure_phy and hardware_quirks
  225. }
  226. initialize();
  227. startup();
  228. }
  229. void RTL8168NetworkAdapter::initialize()
  230. {
  231. // set initial REG_RXCFG
  232. auto rx_config = RXCFG_MAX_DMA_UNLIMITED;
  233. if (m_version <= ChipVersion::Version3) {
  234. rx_config |= RXCFG_FTH_NONE;
  235. } else if (m_version <= ChipVersion::Version8 || (m_version >= ChipVersion::Version16 && m_version <= ChipVersion::Version19)) {
  236. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE;
  237. } else if (m_version >= ChipVersion::Version21) {
  238. rx_config |= RXCFG_128INT_ENABLE | RXCFG_MULTI_ENABLE | RXCFG_EARLY_OFF_V2;
  239. } else {
  240. rx_config |= RXCFG_128INT_ENABLE;
  241. }
  242. out32(REG_RXCFG, rx_config);
  243. // disable interrupts
  244. out16(REG_IMR, 0);
  245. // initialize hardware
  246. if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  247. // disable CMAC
  248. out8(REG_IBCR2, in8(REG_IBCR2) & ~1);
  249. while ((in32(REG_IBISR0) & 0x2) != 0)
  250. ;
  251. out8(REG_IBISR0, in8(REG_IBISR0) | 0x20);
  252. out8(REG_IBCR0, in8(REG_IBCR0) & ~1);
  253. }
  254. if (m_version >= ChipVersion::Version21) {
  255. m_ocp_base_address = OCP_STANDARD_PHY_BASE;
  256. // enable RXDV gate
  257. out32(REG_MISC, in32(REG_MISC) | MISC_RXDV_GATE_ENABLE);
  258. while ((in32(REG_TXCFG) & TXCFG_EMPTY) == 0)
  259. ;
  260. while ((in32(REG_MCU) & (MCU_RX_EMPTY | MCU_TX_EMPTY)) == 0)
  261. ;
  262. out8(REG_COMMAND, in8(REG_COMMAND) & ~(COMMAND_RX_ENABLE | COMMAND_TX_ENABLE));
  263. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  264. // vendor magic values ???
  265. auto data = ocp_in(0xe8de);
  266. data &= ~(1 << 14);
  267. ocp_out(0xe8de, data);
  268. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  269. ;
  270. // vendor magic values ???
  271. data = ocp_in(0xe8de);
  272. data |= (1 << 15);
  273. ocp_out(0xe8de, data);
  274. while ((in32(REG_MCU) & MCU_LINK_LIST_READY) == 0)
  275. ;
  276. }
  277. // software reset
  278. reset();
  279. // clear interrupts
  280. out16(REG_ISR, 0xffff);
  281. enable_bus_mastering(pci_address());
  282. read_mac_address();
  283. dmesgln("RTL8168: MAC address: {}", mac_address().to_string());
  284. // notify about driver start
  285. if (m_version >= ChipVersion::Version11 && m_version <= ChipVersion::Version13) {
  286. // if check_dash
  287. // notify
  288. TODO();
  289. } else if (m_version == ChipVersion::Version23 || m_version == ChipVersion::Version27 || m_version == ChipVersion::Version28) {
  290. // if check_dash
  291. // notify
  292. TODO();
  293. }
  294. }
  295. void RTL8168NetworkAdapter::startup()
  296. {
  297. // initialize descriptors
  298. initialize_rx_descriptors();
  299. initialize_tx_descriptors();
  300. // register irq
  301. enable_irq();
  302. // version specific phy configuration
  303. configure_phy();
  304. // software reset phy
  305. phy_out(PHY_REG_BMCR, phy_in(PHY_REG_BMCR) | BMCR_RESET);
  306. while ((phy_in(PHY_REG_BMCR) & BMCR_RESET) != 0)
  307. ;
  308. set_phy_speed();
  309. // set C+ command
  310. auto cplus_command = in16(REG_CPLUS_COMMAND) | CPLUS_COMMAND_VERIFY_CHECKSUM | CPLUS_COMMAND_VLAN_STRIP;
  311. out16(REG_CPLUS_COMMAND, cplus_command);
  312. in16(REG_CPLUS_COMMAND); // C+ Command barrier
  313. // power up phy
  314. if (m_version >= ChipVersion::Version9 && m_version <= ChipVersion::Version15) {
  315. out8(REG_PMCH, in8(REG_PMCH) | 0x80);
  316. } else if (m_version >= ChipVersion::Version26) {
  317. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  318. } else if (m_version >= ChipVersion::Version21 && m_version <= ChipVersion::Version23) {
  319. out8(REG_PMCH, in8(REG_PMCH) | 0xC0);
  320. // vendor magic values ???
  321. eri_update(0x1a8, ERI_MASK_1111, 0xfc000000, 0, ERI_EXGMAC);
  322. }
  323. // wakeup phy (more vendor magic values)
  324. phy_out(0x1F, 0);
  325. if (m_version <= ChipVersion::Version13) {
  326. phy_out(0x0E, 0);
  327. }
  328. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE); // send known good phy write (acts as a phy barrier)
  329. start_hardware();
  330. // re-enable interrupts
  331. auto enabled_interrupts = INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_SYS_ERR;
  332. if (m_version == ChipVersion::Version1) {
  333. enabled_interrupts |= INT_RX_FIFO_OVERFLOW;
  334. enabled_interrupts &= ~INT_RX_OVERFLOW;
  335. }
  336. out16(REG_IMR, enabled_interrupts);
  337. // update link status
  338. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  339. }
  340. void RTL8168NetworkAdapter::configure_phy()
  341. {
  342. // this method sets a bunch of magic vendor values to the phy configuration registers based on the hardware version
  343. switch (m_version) {
  344. case ChipVersion::Version1: {
  345. configure_phy_b_1();
  346. return;
  347. }
  348. case ChipVersion::Version2:
  349. case ChipVersion::Version3: {
  350. configure_phy_b_2();
  351. return;
  352. }
  353. case ChipVersion::Version4:
  354. TODO();
  355. case ChipVersion::Version5:
  356. TODO();
  357. case ChipVersion::Version6:
  358. TODO();
  359. case ChipVersion::Version7:
  360. TODO();
  361. case ChipVersion::Version8:
  362. TODO();
  363. case ChipVersion::Version9:
  364. TODO();
  365. case ChipVersion::Version10:
  366. TODO();
  367. case ChipVersion::Version11:
  368. TODO();
  369. case ChipVersion::Version12:
  370. TODO();
  371. case ChipVersion::Version13:
  372. TODO();
  373. case ChipVersion::Version14:
  374. TODO();
  375. case ChipVersion::Version15: {
  376. configure_phy_e_2();
  377. return;
  378. }
  379. case ChipVersion::Version16:
  380. TODO();
  381. case ChipVersion::Version17: {
  382. configure_phy_e_2();
  383. return;
  384. }
  385. case ChipVersion::Version18:
  386. TODO();
  387. case ChipVersion::Version19:
  388. TODO();
  389. case ChipVersion::Version20:
  390. TODO();
  391. case ChipVersion::Version21:
  392. TODO();
  393. case ChipVersion::Version22:
  394. TODO();
  395. case ChipVersion::Version23:
  396. TODO();
  397. case ChipVersion::Version24:
  398. TODO();
  399. case ChipVersion::Version25:
  400. TODO();
  401. case ChipVersion::Version26:
  402. TODO();
  403. case ChipVersion::Version27:
  404. TODO();
  405. case ChipVersion::Version28:
  406. TODO();
  407. case ChipVersion::Version29: {
  408. configure_phy_h_1();
  409. return;
  410. }
  411. case ChipVersion::Version30: {
  412. configure_phy_h_2();
  413. return;
  414. }
  415. default:
  416. VERIFY_NOT_REACHED();
  417. }
  418. }
  419. void RTL8168NetworkAdapter::configure_phy_b_1()
  420. {
  421. constexpr PhyRegister phy_registers[] = {
  422. { 0x10, 0xf41b },
  423. { 0x1f, 0 }
  424. };
  425. phy_out(0x1f, 0x1);
  426. phy_out(0x16, 1 << 0);
  427. phy_out_batch(phy_registers, 2);
  428. }
  429. void RTL8168NetworkAdapter::configure_phy_b_2()
  430. {
  431. constexpr PhyRegister phy_registers[] = {
  432. { 0x1f, 0x1 },
  433. { 0x10, 0xf41b },
  434. { 0x1f, 0 }
  435. };
  436. phy_out_batch(phy_registers, 3);
  437. }
  438. void RTL8168NetworkAdapter::configure_phy_e_2()
  439. {
  440. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  441. constexpr PhyRegister phy_registers[] = {
  442. // Enable delay cap
  443. { 0x1f, 0x4 },
  444. { 0x1f, 0x7 },
  445. { 0x1e, 0xac },
  446. { 0x18, 0x6 },
  447. { 0x1f, 0x2 },
  448. { 0x1f, 0 },
  449. { 0x1f, 0 },
  450. // Channel estimation fine tune
  451. { 0x1f, 0x3 },
  452. { 0x9, 0xa20f },
  453. { 0x1f, 0 },
  454. { 0x1f, 0 },
  455. // Green Setting
  456. { 0x1f, 0x5 },
  457. { 0x5, 0x8b5b },
  458. { 0x6, 0x9222 },
  459. { 0x5, 0x8b6d },
  460. { 0x6, 0x8000 },
  461. { 0x5, 0x8b76 },
  462. { 0x6, 0x8000 },
  463. { 0x1f, 0 },
  464. };
  465. phy_out_batch(phy_registers, 19);
  466. // 4 corner performance improvement
  467. phy_out(0x1f, 0x5);
  468. phy_out(0x5, 0x8b80);
  469. phy_update(0x17, 0x6, 0);
  470. phy_out(0x1f, 0);
  471. // PHY auto speed down
  472. phy_out(0x1f, 0x4);
  473. phy_out(0x1f, 0x7);
  474. phy_out(0x1e, 0x2d);
  475. phy_update(0x18, 0x10, 0);
  476. phy_out(0x1f, 0x2);
  477. phy_out(0x1f, 0);
  478. phy_update(0x14, 0x8000, 0);
  479. // Improve 10M EEE waveform
  480. phy_out(0x1f, 0x5);
  481. phy_out(0x5, 0x8b86);
  482. phy_update(0x6, 0x1, 0);
  483. phy_out(0x1f, 0);
  484. // Improve 2-pair detection performance
  485. phy_out(0x1f, 0x5);
  486. phy_out(0x5, 0x8b85);
  487. phy_update(0x6, 0x4000, 0);
  488. phy_out(0x1f, 0);
  489. // EEE Setting
  490. eri_update(0x1b0, ERI_MASK_1111, 0, 0x3, ERI_EXGMAC);
  491. phy_out(0x1f, 0x5);
  492. phy_out(0x5, 0x8b85);
  493. phy_update(0x6, 0, 0x2000);
  494. phy_out(0x1f, 0x4);
  495. phy_out(0x1f, 0x7);
  496. phy_out(0x1e, 0x20);
  497. phy_update(0x15, 0, 0x100);
  498. phy_out(0x1f, 0x2);
  499. phy_out(0x1f, 0);
  500. phy_out(0xd, 0x7);
  501. phy_out(0xe, 0x3c);
  502. phy_out(0xd, 0x4007);
  503. phy_out(0xe, 0);
  504. phy_out(0xd, 0);
  505. // Green feature
  506. phy_out(0x1f, 0x3);
  507. phy_update(0x19, 0, 0x1);
  508. phy_update(0x10, 0, 0x400);
  509. phy_out(0x1f, 0);
  510. // Broken BIOS workaround: feed GigaMAC registers with MAC address.
  511. rar_exgmac_set();
  512. }
  513. void RTL8168NetworkAdapter::configure_phy_h_1()
  514. {
  515. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  516. // CHN EST parameters adjust - giga master
  517. phy_out(0x1f, 0x0a43);
  518. phy_out(0x13, 0x809b);
  519. phy_update(0x14, 0x8000, 0xf800);
  520. phy_out(0x13, 0x80a2);
  521. phy_update(0x14, 0x8000, 0xff00);
  522. phy_out(0x13, 0x80a4);
  523. phy_update(0x14, 0x8500, 0xff00);
  524. phy_out(0x13, 0x809c);
  525. phy_update(0x14, 0xbd00, 0xff00);
  526. phy_out(0x1f, 0);
  527. // CHN EST parameters adjust - giga slave
  528. phy_out(0x1f, 0x0a43);
  529. phy_out(0x13, 0x80ad);
  530. phy_update(0x14, 0x7000, 0xf800);
  531. phy_out(0x13, 0x80b4);
  532. phy_update(0x14, 0x5000, 0xff00);
  533. phy_out(0x13, 0x80ac);
  534. phy_update(0x14, 0x4000, 0xff00);
  535. phy_out(0x1f, 0);
  536. // CHN EST parameters adjust - fnet
  537. phy_out(0x1f, 0x0a43);
  538. phy_out(0x13, 0x808e);
  539. phy_update(0x14, 0x1200, 0xff00);
  540. phy_out(0x13, 0x8090);
  541. phy_update(0x14, 0xe500, 0xff00);
  542. phy_out(0x13, 0x8092);
  543. phy_update(0x14, 0x9f00, 0xff00);
  544. phy_out(0x1f, 0);
  545. // enable R-tune & PGA-retune function
  546. u16 dout_tapbin = 0;
  547. phy_out(0x1f, 0x0a46);
  548. auto data = phy_in(0x13);
  549. data &= 3;
  550. data <<= 2;
  551. dout_tapbin |= data;
  552. data = phy_in(0x12);
  553. data &= 0xc000;
  554. data >>= 14;
  555. dout_tapbin |= data;
  556. dout_tapbin = ~(dout_tapbin ^ 0x8);
  557. dout_tapbin <<= 12;
  558. dout_tapbin &= 0xf000;
  559. phy_out(0x1f, 0x0a43);
  560. phy_out(0x13, 0x827a);
  561. phy_update(0x14, dout_tapbin, 0xf000);
  562. phy_out(0x13, 0x827b);
  563. phy_update(0x14, dout_tapbin, 0xf000);
  564. phy_out(0x13, 0x827c);
  565. phy_update(0x14, dout_tapbin, 0xf000);
  566. phy_out(0x13, 0x827d);
  567. phy_update(0x14, dout_tapbin, 0xf000);
  568. phy_out(0x1f, 0x0a43);
  569. phy_out(0x13, 0x811);
  570. phy_update(0x14, 0x800, 0);
  571. phy_out(0x1f, 0x0a42);
  572. phy_update(0x16, 0x2, 0);
  573. phy_out(0x1f, 0);
  574. // enable GPHY 10M
  575. phy_out(0x1f, 0x0a44);
  576. phy_update(0x11, 0x800, 0);
  577. phy_out(0x1f, 0);
  578. // SAR ADC performance
  579. phy_out(0x1f, 0x0bca);
  580. phy_update(0x17, 0x4000, 0x3000);
  581. phy_out(0x1f, 0);
  582. phy_out(0x1f, 0x0a43);
  583. phy_out(0x13, 0x803f);
  584. phy_update(0x14, 0, 0x3000);
  585. phy_out(0x13, 0x8047);
  586. phy_update(0x14, 0, 0x3000);
  587. phy_out(0x13, 0x804f);
  588. phy_update(0x14, 0, 0x3000);
  589. phy_out(0x13, 0x8057);
  590. phy_update(0x14, 0, 0x3000);
  591. phy_out(0x13, 0x805f);
  592. phy_update(0x14, 0, 0x3000);
  593. phy_out(0x13, 0x8067);
  594. phy_update(0x14, 0, 0x3000);
  595. phy_out(0x13, 0x806f);
  596. phy_update(0x14, 0, 0x3000);
  597. phy_out(0x1f, 0);
  598. // disable phy pfm mode
  599. phy_out(0x1f, 0x0a44);
  600. phy_update(0x11, 0, 0x80);
  601. phy_out(0x1f, 0);
  602. // Check ALDPS bit, disable it if enabled
  603. phy_out(0x1f, 0x0a43);
  604. if (phy_in(0x10) & 0x4)
  605. phy_update(0x10, 0, 0x4);
  606. phy_out(0x1f, 0);
  607. }
  608. void RTL8168NetworkAdapter::configure_phy_h_2()
  609. {
  610. // FIXME: linux's driver writes a firmware blob to the device at this point, is this needed?
  611. // CHIN EST parameter update
  612. phy_out(0x1f, 0x0a43);
  613. phy_out(0x13, 0x808a);
  614. phy_update(0x14, 0x000a, 0x3f);
  615. phy_out(0x1f, 0);
  616. // enable R-tune & PGA-retune function
  617. phy_out(0x1f, 0x0a43);
  618. phy_out(0x13, 0x811);
  619. phy_update(0x14, 0x800, 0);
  620. phy_out(0x1f, 0x0a42);
  621. phy_update(0x16, 0x2, 0);
  622. phy_out(0x1f, 0);
  623. // enable GPHY 10M
  624. phy_out(0x1f, 0x0a44);
  625. phy_update(0x11, 0x800, 0);
  626. phy_out(0x1f, 0);
  627. ocp_out(0xdd02, 0x807d);
  628. auto data = ocp_in(0xdd02);
  629. u16 ioffset_p3 = ((data & 0x80) >> 7);
  630. ioffset_p3 <<= 3;
  631. data = ocp_in(0xdd00);
  632. ioffset_p3 |= ((data & (0xe000)) >> 13);
  633. u16 ioffset_p2 = ((data & (0x1e00)) >> 9);
  634. u16 ioffset_p1 = ((data & (0x1e0)) >> 5);
  635. u16 ioffset_p0 = ((data & 0x10) >> 4);
  636. ioffset_p0 <<= 3;
  637. ioffset_p0 |= (data & (0x7));
  638. data = (ioffset_p3 << 12) | (ioffset_p2 << 8) | (ioffset_p1 << 4) | (ioffset_p0);
  639. if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) || (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
  640. phy_out(0x1f, 0x0bcf);
  641. phy_out(0x16, data);
  642. phy_out(0x1f, 0);
  643. }
  644. // Modify rlen (TX LPF corner frequency) level
  645. phy_out(0x1f, 0x0bcd);
  646. data = phy_in(0x16);
  647. data &= 0x000f;
  648. u16 rlen = 0;
  649. if (data > 3)
  650. rlen = data - 3;
  651. data = rlen | (rlen << 4) | (rlen << 8) | (rlen << 12);
  652. phy_out(0x17, data);
  653. phy_out(0x1f, 0x0bcd);
  654. phy_out(0x1f, 0);
  655. // disable phy pfm mode
  656. phy_out(0x1f, 0x0a44);
  657. phy_update(0x11, 0, 0x80);
  658. phy_out(0x1f, 0);
  659. // Check ALDPS bit, disable it if enabled
  660. phy_out(0x1f, 0x0a43);
  661. if (phy_in(0x10) & 0x4)
  662. phy_update(0x10, 0, 0x4);
  663. phy_out(0x1f, 0);
  664. }
  665. void RTL8168NetworkAdapter::rar_exgmac_set()
  666. {
  667. auto mac = mac_address();
  668. const u16 w[] = {
  669. (u16)(mac[0] | (mac[1] << 8)),
  670. (u16)(mac[2] | (mac[3] << 8)),
  671. (u16)(mac[4] | (mac[5] << 8)),
  672. };
  673. const ExgMacRegister exg_mac_registers[] = {
  674. { 0xe0, ERI_MASK_1111, (u32)(w[0] | (w[1] << 16)) },
  675. { 0xe4, ERI_MASK_1111, (u32)w[2] },
  676. { 0xf0, ERI_MASK_1111, (u32)(w[0] << 16) },
  677. { 0xf4, ERI_MASK_1111, (u32)(w[1] | (w[2] << 16)) },
  678. };
  679. exgmac_out_batch(exg_mac_registers, 4);
  680. }
  681. void RTL8168NetworkAdapter::start_hardware()
  682. {
  683. // unlock config registers
  684. out8(REG_CFG9346, CFG9346_UNLOCK);
  685. // configure the maximum transmit packet size
  686. out16(REG_MTPS, MTPS_JUMBO);
  687. // configure the maximum receive packet size
  688. out16(REG_RMS, RX_BUFFER_SIZE);
  689. auto cplus_command = in16(REG_CPLUS_COMMAND);
  690. cplus_command |= CPLUS_COMMAND_PACKET_CONTROL_DISABLE;
  691. // undocumented magic value???
  692. cplus_command |= 0x1;
  693. out16(REG_CPLUS_COMMAND, cplus_command);
  694. // setup interrupt moderation, magic from vendor (Linux Driver uses 0x5151, *BSD Driver uses 0x5100, RTL Driver use 0x5f51???)
  695. out16(REG_INT_MOD, 0x5151);
  696. // point to tx descriptors
  697. out64(REG_TXADDR, m_tx_descriptors_region->physical_page(0)->paddr().get());
  698. // point to rx descriptors
  699. out64(REG_RXADDR, m_rx_descriptors_region->physical_page(0)->paddr().get());
  700. // configure tx: use the maximum dma transfer size, default interframe gap time.
  701. out32(REG_TXCFG, TXCFG_IFG011 | TXCFG_MAX_DMA_UNLIMITED);
  702. // version specific quirks and tweaks
  703. hardware_quirks();
  704. in8(REG_IMR); // known good read (acts as a barrier)
  705. // relock config registers
  706. out8(REG_CFG9346, CFG9346_NONE);
  707. // enable rx/tx
  708. out8(REG_COMMAND, COMMAND_RX_ENABLE | COMMAND_TX_ENABLE);
  709. // turn on all multicast
  710. out32(REG_MAR0, 0xFFFFFFFF);
  711. out32(REG_MAR4, 0xFFFFFFFF);
  712. // configure rx mode: accept physical (MAC) match, multicast, and broadcast
  713. out32(REG_RXCFG, (in32(REG_RXCFG) & ~RXCFG_READ_MASK) | RXCFG_APM | RXCFG_AM | RXCFG_AB);
  714. // disable early-rx interrupts
  715. out16(REG_MULTIINTR, in16(REG_MULTIINTR) & 0xF000);
  716. }
  717. void RTL8168NetworkAdapter::hardware_quirks()
  718. {
  719. switch (m_version) {
  720. case ChipVersion::Version1:
  721. hardware_quirks_b_1();
  722. return;
  723. case ChipVersion::Version2:
  724. case ChipVersion::Version3:
  725. hardware_quirks_b_2();
  726. return;
  727. case ChipVersion::Version4:
  728. TODO();
  729. case ChipVersion::Version5:
  730. TODO();
  731. case ChipVersion::Version6:
  732. TODO();
  733. case ChipVersion::Version7:
  734. TODO();
  735. case ChipVersion::Version8:
  736. TODO();
  737. case ChipVersion::Version9:
  738. TODO();
  739. case ChipVersion::Version10:
  740. TODO();
  741. case ChipVersion::Version11:
  742. TODO();
  743. case ChipVersion::Version12:
  744. TODO();
  745. case ChipVersion::Version13:
  746. TODO();
  747. case ChipVersion::Version14:
  748. TODO();
  749. case ChipVersion::Version15:
  750. return;
  751. case ChipVersion::Version16:
  752. TODO();
  753. case ChipVersion::Version17:
  754. hardware_quirks_e_2();
  755. return;
  756. case ChipVersion::Version18:
  757. TODO();
  758. case ChipVersion::Version19:
  759. TODO();
  760. case ChipVersion::Version20:
  761. TODO();
  762. case ChipVersion::Version21:
  763. TODO();
  764. case ChipVersion::Version22:
  765. TODO();
  766. case ChipVersion::Version23:
  767. TODO();
  768. case ChipVersion::Version24:
  769. TODO();
  770. case ChipVersion::Version25:
  771. TODO();
  772. case ChipVersion::Version26:
  773. TODO();
  774. case ChipVersion::Version27:
  775. TODO();
  776. case ChipVersion::Version28:
  777. TODO();
  778. case ChipVersion::Version29:
  779. case ChipVersion::Version30:
  780. hardware_quirks_h();
  781. return;
  782. default:
  783. VERIFY_NOT_REACHED();
  784. }
  785. }
  786. void RTL8168NetworkAdapter::hardware_quirks_b_1()
  787. {
  788. // disable checked reserved bits
  789. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_BEACON_ENABLE);
  790. constexpr u16 version1_cplus_quirks = CPLUS_COMMAND_ENABLE_BIST | CPLUS_COMMAND_MAC_DBGO_OE | CPLUS_COMMAND_FORCE_HALF_DUP | CPLUS_COMMAND_FORCE_RXFLOW_ENABLE | CPLUS_COMMAND_FORCE_TXFLOW_ENABLE | CPLUS_COMMAND_CXPL_DBG_SEL | CPLUS_COMMAND_ASF | CPLUS_COMMAND_PACKET_CONTROL_DISABLE | CPLUS_COMMAND_MAC_DBGO_SEL;
  791. out16(REG_CPLUS_COMMAND, in16(REG_CPLUS_COMMAND) & ~version1_cplus_quirks);
  792. }
  793. void RTL8168NetworkAdapter::hardware_quirks_b_2()
  794. {
  795. hardware_quirks_b_1();
  796. // configure the maximum transmit packet size (again)
  797. out16(REG_MTPS, MTPS_JUMBO);
  798. // disable checked reserved bits
  799. out8(REG_CONFIG4, in8(REG_CONFIG4) & ~1);
  800. }
  801. void RTL8168NetworkAdapter::hardware_quirks_e_2()
  802. {
  803. constexpr EPhyUpdate ephy_info[] = {
  804. { 0x9, 0, 0x80 },
  805. { 0x19, 0, 0x224 },
  806. };
  807. csi_enable(CSI_ACCESS_1);
  808. extended_phy_initialize(ephy_info, 2);
  809. // FIXME: MTU performance tweak
  810. eri_out(0xc0, ERI_MASK_0011, 0, ERI_EXGMAC);
  811. eri_out(0xb8, ERI_MASK_0011, 0, ERI_EXGMAC);
  812. eri_out(0xc8, ERI_MASK_1111, 0x100002, ERI_EXGMAC);
  813. eri_out(0xe8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  814. eri_out(0xcc, ERI_MASK_1111, 0x50, ERI_EXGMAC);
  815. eri_out(0xd0, ERI_MASK_1111, 0x7ff0060, ERI_EXGMAC);
  816. eri_update(0x1b0, ERI_MASK_0001, 0x10, 0, ERI_EXGMAC);
  817. eri_update(0xd4, ERI_MASK_0011, 0xc00, 0xff00, ERI_EXGMAC);
  818. // Set early TX
  819. out8(REG_MTPS, 0x27);
  820. // FIXME: Disable PCIe clock request
  821. // enable tx auto fifo
  822. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  823. out8(REG_MCU, in8(REG_MCU) & ~MCU_NOW_IS_OOB);
  824. // Set EEE LED frequency
  825. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  826. out8(REG_DLLPR, in8(REG_DLLPR) | DLLPR_PFM_ENABLE);
  827. out32(REG_MISC, in32(REG_MISC) | MISC_PWM_ENABLE);
  828. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_SPI_ENABLE);
  829. }
  830. void RTL8168NetworkAdapter::hardware_quirks_h()
  831. {
  832. // disable aspm and clock request before accessing extended phy
  833. out8(REG_CONFIG2, in8(REG_CONFIG2) & ~CFG2_CLOCK_REQUEST_ENABLE);
  834. out8(REG_CONFIG5, in8(REG_CONFIG5) & ~CFG5_ASPM_ENABLE);
  835. // initialize extended phy
  836. constexpr EPhyUpdate ephy_info[] = {
  837. { 0x1e, 0x800, 0x1 },
  838. { 0x1d, 0, 0x800 },
  839. { 0x5, 0xffff, 0x2089 },
  840. { 0x6, 0xffff, 0x5881 },
  841. { 0x4, 0xffff, 0x154a },
  842. { 0x1, 0xffff, 0x68b }
  843. };
  844. extended_phy_initialize(ephy_info, 6);
  845. // enable tx auto fifo
  846. out32(REG_TXCFG, in32(REG_TXCFG) | TXCFG_AUTO_FIFO);
  847. // vendor magic values ???
  848. eri_out(0xC8, ERI_MASK_0101, 0x80002, ERI_EXGMAC);
  849. eri_out(0xCC, ERI_MASK_0001, 0x38, ERI_EXGMAC);
  850. eri_out(0xD0, ERI_MASK_0001, 0x48, ERI_EXGMAC);
  851. eri_out(0xE8, ERI_MASK_1111, 0x100006, ERI_EXGMAC);
  852. csi_enable(CSI_ACCESS_1);
  853. // vendor magic values ???
  854. eri_update(0xDC, ERI_MASK_0001, 0x0, 0x1, ERI_EXGMAC);
  855. eri_update(0xDC, ERI_MASK_0001, 0x1, 0x0, ERI_EXGMAC);
  856. eri_update(0xDC, ERI_MASK_1111, 0x10, 0x0, ERI_EXGMAC);
  857. eri_update(0xD4, ERI_MASK_1111, 0x1F00, 0x0, ERI_EXGMAC);
  858. eri_out(0x5F0, ERI_MASK_0011, 0x4F87, ERI_EXGMAC);
  859. // disable rxdv gate
  860. out32(REG_MISC, in32(REG_MISC) & ~MISC_RXDV_GATE_ENABLE);
  861. // set early TX
  862. out8(REG_MTPS, 0x27);
  863. // vendor magic values ???
  864. eri_out(0xC0, ERI_MASK_0011, 0, ERI_EXGMAC);
  865. eri_out(0xB8, ERI_MASK_0011, 0, ERI_EXGMAC);
  866. // Set EEE LED frequency
  867. out8(REG_EEE_LED, in8(REG_EEE_LED) & ~0x7);
  868. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_PFM_ENABLE);
  869. out8(REG_MISC2, in8(REG_MISC2) & ~MISC2_PFM_D3COLD_ENABLE);
  870. out8(REG_DLLPR, in8(REG_DLLPR) & ~DLLPR_TX_10M_PS_ENABLE);
  871. // vendor magic values ???
  872. eri_update(0x1B0, ERI_MASK_0011, 0, 0x1000, ERI_EXGMAC);
  873. // disable l2l3 state
  874. out8(REG_CONFIG3, in8(REG_CONFIG3) & ~CFG3_READY_TO_L23);
  875. // blackmagic code taken from linux's r8169
  876. phy_out(0x1F, 0x0C42);
  877. auto rg_saw_count = (phy_in(0x13) & 0x3FFF);
  878. phy_out(0x1F, 0);
  879. if (rg_saw_count > 0) {
  880. u16 sw_count_1ms_ini = 16000000 / rg_saw_count;
  881. sw_count_1ms_ini &= 0x0fff;
  882. u32 data = ocp_in(0xd412);
  883. data &= ~0x0fff;
  884. data |= sw_count_1ms_ini;
  885. ocp_out(0xd412, data);
  886. }
  887. u32 data = ocp_in(0xe056);
  888. data &= ~0xf0;
  889. data |= 0x70;
  890. ocp_out(0xe056, data);
  891. data = ocp_in(0xe052);
  892. data &= ~0x6000;
  893. data |= 0x8008;
  894. ocp_out(0xe052, data);
  895. data = ocp_in(0xe0d6);
  896. data &= ~0x1ff;
  897. data |= 0x17f;
  898. ocp_out(0xe0d6, data);
  899. data = ocp_in(0xd420);
  900. data &= ~0x0fff;
  901. data |= 0x47f;
  902. ocp_out(0xd420, data);
  903. ocp_out(0xe63e, 0x1);
  904. ocp_out(0xe63e, 0);
  905. ocp_out(0xc094, 0);
  906. ocp_out(0xc09e, 0);
  907. }
  908. void RTL8168NetworkAdapter::set_phy_speed()
  909. {
  910. // wakeup phy
  911. phy_out(0x1F, 0);
  912. // advertise all available features to get best connection possible
  913. auto auto_negotiation_advertisement = phy_in(PHY_REG_ANAR);
  914. auto_negotiation_advertisement |= ADVERTISE_10_HALF; // 10 mbit half duplex
  915. auto_negotiation_advertisement |= ADVERTISE_10_FULL; // 10 mbit full duplex
  916. auto_negotiation_advertisement |= ADVERTISE_100_HALF; // 100 mbit half duplex
  917. auto_negotiation_advertisement |= ADVERTISE_100_FULL; // 100 mbit full duplex
  918. auto_negotiation_advertisement |= ADVERTISE_PAUSE_CAP; // capable of pause flow control
  919. auto_negotiation_advertisement |= ADVERTISE_PAUSE_ASYM; // capable of asymmetric pause flow control
  920. phy_out(PHY_REG_ANAR, auto_negotiation_advertisement);
  921. auto gigabyte_control = phy_in(PHY_REG_GBCR);
  922. gigabyte_control |= ADVERTISE_1000_HALF; // 1000 mbit half dulpex
  923. gigabyte_control |= ADVERTISE_1000_FULL; // 1000 mbit full duplex
  924. phy_out(PHY_REG_GBCR, gigabyte_control);
  925. // restart auto-negotiation with set advertisements
  926. phy_out(PHY_REG_BMCR, BMCR_AUTO_NEGOTIATE | BMCR_RESTART_AUTO_NEGOTIATE);
  927. }
  928. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_rx_descriptors()
  929. {
  930. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  931. for (size_t i = 0; i < number_of_rx_descriptors; ++i) {
  932. auto& descriptor = rx_descriptors[i];
  933. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(RX_BUFFER_SIZE).release_value_but_fixme_should_propagate_errors(), "RTL8168 RX buffer"sv, Memory::Region::Access::ReadWrite).release_value();
  934. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  935. m_rx_buffers_regions.append(move(region));
  936. descriptor.buffer_size = RX_BUFFER_SIZE;
  937. descriptor.flags = RXDescriptor::Ownership; // let the NIC know it can use this descriptor
  938. auto physical_address = m_rx_buffers_regions[i].physical_page(0)->paddr().get();
  939. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  940. descriptor.buffer_address_high = (u64)physical_address >> 32; // cast to prevent shift count >= with of type warnings in 32 bit systems
  941. }
  942. rx_descriptors[number_of_rx_descriptors - 1].flags = rx_descriptors[number_of_rx_descriptors - 1].flags | RXDescriptor::EndOfRing;
  943. }
  944. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::initialize_tx_descriptors()
  945. {
  946. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  947. for (size_t i = 0; i < number_of_tx_descriptors; ++i) {
  948. auto& descriptor = tx_descriptors[i];
  949. auto region = MM.allocate_contiguous_kernel_region(Memory::page_round_up(TX_BUFFER_SIZE).release_value_but_fixme_should_propagate_errors(), "RTL8168 TX buffer"sv, Memory::Region::Access::ReadWrite).release_value();
  950. memset(region->vaddr().as_ptr(), 0, region->size()); // MM already zeros out newly allocated pages, but we do it again in case that ever changes
  951. m_tx_buffers_regions.append(move(region));
  952. descriptor.flags = TXDescriptor::FirstSegment | TXDescriptor::LastSegment;
  953. auto physical_address = m_tx_buffers_regions[i].physical_page(0)->paddr().get();
  954. descriptor.buffer_address_low = physical_address & 0xFFFFFFFF;
  955. descriptor.buffer_address_high = (u64)physical_address >> 32;
  956. }
  957. tx_descriptors[number_of_tx_descriptors - 1].flags = tx_descriptors[number_of_tx_descriptors - 1].flags | TXDescriptor::EndOfRing;
  958. }
  959. UNMAP_AFTER_INIT RTL8168NetworkAdapter::~RTL8168NetworkAdapter() = default;
  960. bool RTL8168NetworkAdapter::handle_irq(RegisterState const&)
  961. {
  962. bool was_handled = false;
  963. for (;;) {
  964. int status = in16(REG_ISR);
  965. out16(REG_ISR, status);
  966. m_entropy_source.add_random_event(status);
  967. dbgln_if(RTL8168_DEBUG, "RTL8168: handle_irq status={:#04x}", status);
  968. if ((status & (INT_RXOK | INT_RXERR | INT_TXOK | INT_TXERR | INT_RX_OVERFLOW | INT_LINK_CHANGE | INT_RX_FIFO_OVERFLOW | INT_SYS_ERR)) == 0)
  969. break;
  970. was_handled = true;
  971. if (status & INT_RXOK) {
  972. dbgln_if(RTL8168_DEBUG, "RTL8168: RX ready");
  973. receive();
  974. }
  975. if (status & INT_RXERR) {
  976. dbgln_if(RTL8168_DEBUG, "RTL8168: RX error - invalid packet");
  977. }
  978. if (status & INT_TXOK) {
  979. dbgln_if(RTL8168_DEBUG, "RTL8168: TX complete");
  980. m_wait_queue.wake_one();
  981. }
  982. if (status & INT_TXERR) {
  983. dbgln_if(RTL8168_DEBUG, "RTL8168: TX error - invalid packet");
  984. }
  985. if (status & INT_RX_OVERFLOW) {
  986. dmesgln("RTL8168: RX descriptor unavailable (packet lost)");
  987. receive();
  988. }
  989. if (status & INT_LINK_CHANGE) {
  990. m_link_up = (in8(REG_PHYSTATUS) & PHY_LINK_STATUS) != 0;
  991. dmesgln("RTL8168: Link status changed up={}", m_link_up);
  992. }
  993. if (status & INT_RX_FIFO_OVERFLOW) {
  994. dmesgln("RTL8168: RX FIFO overflow");
  995. receive();
  996. }
  997. if (status & INT_SYS_ERR) {
  998. dmesgln("RTL8168: Fatal system error");
  999. }
  1000. }
  1001. return was_handled;
  1002. }
  1003. void RTL8168NetworkAdapter::reset()
  1004. {
  1005. out8(REG_COMMAND, COMMAND_RESET);
  1006. while ((in8(REG_COMMAND) & COMMAND_RESET) != 0)
  1007. ;
  1008. }
  1009. UNMAP_AFTER_INIT void RTL8168NetworkAdapter::read_mac_address()
  1010. {
  1011. MACAddress mac {};
  1012. for (int i = 0; i < 6; i++)
  1013. mac[i] = in8(REG_MAC + i);
  1014. set_mac_address(mac);
  1015. }
  1016. void RTL8168NetworkAdapter::send_raw(ReadonlyBytes payload)
  1017. {
  1018. dbgln_if(RTL8168_DEBUG, "RTL8168: send_raw length={}", payload.size());
  1019. if (payload.size() > TX_BUFFER_SIZE) {
  1020. dmesgln("RTL8168: Packet was too big; discarding");
  1021. return;
  1022. }
  1023. auto* tx_descriptors = (TXDescriptor*)m_tx_descriptors_region->vaddr().as_ptr();
  1024. auto& free_descriptor = tx_descriptors[m_tx_free_index];
  1025. if ((free_descriptor.flags & TXDescriptor::Ownership) != 0) {
  1026. dbgln_if(RTL8168_DEBUG, "RTL8168: No free TX buffers, sleeping until one is available");
  1027. m_wait_queue.wait_forever("RTL8168NetworkAdapter"sv);
  1028. return send_raw(payload);
  1029. // if we woke up a TX descriptor is guaranteed to be available, so this should never recurse more than once
  1030. // but this can probably be done more cleanly
  1031. }
  1032. dbgln_if(RTL8168_DEBUG, "RTL8168: Chose descriptor {}", m_tx_free_index);
  1033. memcpy(m_tx_buffers_regions[m_tx_free_index].vaddr().as_ptr(), payload.data(), payload.size());
  1034. m_tx_free_index = (m_tx_free_index + 1) % number_of_tx_descriptors;
  1035. free_descriptor.frame_length = payload.size() & 0x3FFF;
  1036. free_descriptor.flags = free_descriptor.flags | TXDescriptor::Ownership;
  1037. out8(REG_TXSTART, TXSTART_START); // FIXME: this shouldn't be done so often, we should look into doing this using the watchdog timer
  1038. }
  1039. void RTL8168NetworkAdapter::receive()
  1040. {
  1041. auto* rx_descriptors = (RXDescriptor*)m_rx_descriptors_region->vaddr().as_ptr();
  1042. for (u16 i = 0; i < number_of_rx_descriptors; ++i) {
  1043. auto descriptor_index = (m_rx_free_index + i) % number_of_rx_descriptors;
  1044. auto& descriptor = rx_descriptors[descriptor_index];
  1045. if ((descriptor.flags & RXDescriptor::Ownership) != 0) {
  1046. m_rx_free_index = descriptor_index;
  1047. break;
  1048. }
  1049. u16 flags = descriptor.flags;
  1050. u16 length = descriptor.buffer_size & 0x3FFF;
  1051. dbgln_if(RTL8168_DEBUG, "RTL8168: receive, flags={:#04x}, length={}, descriptor={}", flags, length, descriptor_index);
  1052. if (length > RX_BUFFER_SIZE || (flags & RXDescriptor::ErrorSummary) != 0) {
  1053. dmesgln("RTL8168: receive got bad packet, flags={:#04x}, length={}", flags, length);
  1054. } else if ((flags & RXDescriptor::FirstSegment) != 0 && (flags & RXDescriptor::LastSegment) == 0) {
  1055. VERIFY_NOT_REACHED();
  1056. // Our maximum received packet size is smaller than the descriptor buffer size, so packets should never be segmented
  1057. // if this happens on a real NIC it might not respect that, and we will have to support packet segmentation
  1058. } else {
  1059. did_receive({ m_rx_buffers_regions[descriptor_index].vaddr().as_ptr(), length });
  1060. }
  1061. descriptor.buffer_size = RX_BUFFER_SIZE;
  1062. flags = RXDescriptor::Ownership;
  1063. if (descriptor_index == number_of_rx_descriptors - 1)
  1064. flags |= RXDescriptor::EndOfRing;
  1065. descriptor.flags = flags; // let the NIC know it can use this descriptor again
  1066. }
  1067. }
  1068. void RTL8168NetworkAdapter::out8(u16 address, u8 data)
  1069. {
  1070. m_registers_io_window->write8(address, data);
  1071. }
  1072. void RTL8168NetworkAdapter::out16(u16 address, u16 data)
  1073. {
  1074. m_registers_io_window->write16(address, data);
  1075. }
  1076. void RTL8168NetworkAdapter::out32(u16 address, u32 data)
  1077. {
  1078. m_registers_io_window->write32(address, data);
  1079. }
  1080. void RTL8168NetworkAdapter::out64(u16 address, u64 data)
  1081. {
  1082. // ORDER MATTERS: Some NICs require the high part of the address to be written first
  1083. m_registers_io_window->write32(address + 4, (u32)(data >> 32));
  1084. m_registers_io_window->write32(address, (u32)(data & 0xFFFFFFFF));
  1085. }
  1086. u8 RTL8168NetworkAdapter::in8(u16 address)
  1087. {
  1088. return m_registers_io_window->read8(address);
  1089. }
  1090. u16 RTL8168NetworkAdapter::in16(u16 address)
  1091. {
  1092. return m_registers_io_window->read16(address);
  1093. }
  1094. u32 RTL8168NetworkAdapter::in32(u16 address)
  1095. {
  1096. return m_registers_io_window->read32(address);
  1097. }
  1098. void RTL8168NetworkAdapter::phy_out(u8 address, u16 data)
  1099. {
  1100. if (m_version == ChipVersion::Version11) {
  1101. TODO();
  1102. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1103. TODO();
  1104. } else if (m_version >= ChipVersion::Version21) {
  1105. if (address == 0x1F) {
  1106. m_ocp_base_address = data ? data << 4 : OCP_STANDARD_PHY_BASE;
  1107. return;
  1108. }
  1109. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1110. address -= 0x10;
  1111. ocp_phy_out(m_ocp_base_address + address * 2, data);
  1112. } else {
  1113. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1114. out32(REG_PHYACCESS, PHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1115. while ((in32(REG_PHYACCESS) & PHY_FLAG) != 0)
  1116. ;
  1117. }
  1118. }
  1119. u16 RTL8168NetworkAdapter::phy_in(u8 address)
  1120. {
  1121. if (m_version == ChipVersion::Version11) {
  1122. TODO();
  1123. } else if (m_version == ChipVersion::Version12 || m_version == ChipVersion::Version13) {
  1124. TODO();
  1125. } else if (m_version >= ChipVersion::Version21) {
  1126. if (m_ocp_base_address != OCP_STANDARD_PHY_BASE)
  1127. address -= 0x10;
  1128. return ocp_phy_in(m_ocp_base_address + address * 2);
  1129. } else {
  1130. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1131. out32(REG_PHYACCESS, (address & 0x1F) << 16);
  1132. while ((in32(REG_PHYACCESS) & PHY_FLAG) == 0)
  1133. ;
  1134. return in32(REG_PHYACCESS) & 0xFFFF;
  1135. }
  1136. }
  1137. void RTL8168NetworkAdapter::phy_update(u32 address, u32 set, u32 clear)
  1138. {
  1139. auto value = phy_in(address);
  1140. phy_out(address, (value & ~clear) | set);
  1141. }
  1142. void RTL8168NetworkAdapter::phy_out_batch(const PhyRegister phy_registers[], size_t length)
  1143. {
  1144. for (size_t i = 0; i < length; i++) {
  1145. phy_out(phy_registers[i].address, phy_registers[i].data);
  1146. }
  1147. }
  1148. void RTL8168NetworkAdapter::extended_phy_out(u8 address, u16 data)
  1149. {
  1150. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1151. out32(REG_EPHYACCESS, EPHY_FLAG | (address & 0x1F) << 16 | (data & 0xFFFF));
  1152. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) != 0)
  1153. ;
  1154. }
  1155. u16 RTL8168NetworkAdapter::extended_phy_in(u8 address)
  1156. {
  1157. VERIFY((address & 0xE0) == 0); // register address is only 5 bit
  1158. out32(REG_EPHYACCESS, (address & 0x1F) << 16);
  1159. while ((in32(REG_EPHYACCESS) & EPHY_FLAG) == 0)
  1160. ;
  1161. return in32(REG_EPHYACCESS) & 0xFFFF;
  1162. }
  1163. void RTL8168NetworkAdapter::extended_phy_initialize(const EPhyUpdate ephy_info[], size_t length)
  1164. {
  1165. for (size_t i = 0; i < length; i++) {
  1166. auto updated_value = (extended_phy_in(ephy_info[i].offset) & ~ephy_info[i].clear) | ephy_info[i].set;
  1167. extended_phy_out(ephy_info[i].offset, updated_value);
  1168. }
  1169. }
  1170. void RTL8168NetworkAdapter::eri_out(u32 address, u32 mask, u32 data, u32 type)
  1171. {
  1172. out32(REG_ERI_DATA, data);
  1173. out32(REG_ERI_ADDR, ERI_FLAG | type | mask | address);
  1174. while ((in32(REG_ERI_ADDR) & ERI_FLAG) != 0)
  1175. ;
  1176. }
  1177. u32 RTL8168NetworkAdapter::eri_in(u32 address, u32 type)
  1178. {
  1179. out32(REG_ERI_ADDR, type | ERI_MASK_1111 | address);
  1180. while ((in32(REG_ERI_ADDR) & ERI_FLAG) == 0)
  1181. ;
  1182. return in32(REG_ERI_DATA);
  1183. }
  1184. void RTL8168NetworkAdapter::eri_update(u32 address, u32 mask, u32 set, u32 clear, u32 type)
  1185. {
  1186. auto value = eri_in(address, type);
  1187. eri_out(address, mask, (value & ~clear) | set, type);
  1188. }
  1189. void RTL8168NetworkAdapter::exgmac_out_batch(const ExgMacRegister exgmac_registers[], size_t length)
  1190. {
  1191. for (size_t i = 0; i < length; i++) {
  1192. eri_out(exgmac_registers[i].address, exgmac_registers[i].mask, exgmac_registers[i].value, ERI_EXGMAC);
  1193. }
  1194. }
  1195. void RTL8168NetworkAdapter::csi_out(u32 address, u32 data)
  1196. {
  1197. VERIFY(m_version >= ChipVersion::Version4);
  1198. out32(REG_CSI_DATA, data);
  1199. auto modifier = CSI_BYTE_ENABLE;
  1200. if (m_version == ChipVersion::Version20) {
  1201. modifier |= CSI_FUNC_NIC;
  1202. } else if (m_version == ChipVersion::Version26) {
  1203. modifier |= CSI_FUNC_NIC2;
  1204. }
  1205. out32(REG_CSI_ADDR, CSI_FLAG | (address & 0xFFF) | modifier);
  1206. while ((in32(REG_CSI_ADDR) & CSI_FLAG) != 0)
  1207. ;
  1208. }
  1209. u32 RTL8168NetworkAdapter::csi_in(u32 address)
  1210. {
  1211. VERIFY(m_version >= ChipVersion::Version4);
  1212. auto modifier = CSI_BYTE_ENABLE;
  1213. if (m_version == ChipVersion::Version20) {
  1214. modifier |= CSI_FUNC_NIC;
  1215. } else if (m_version == ChipVersion::Version26) {
  1216. modifier |= CSI_FUNC_NIC2;
  1217. }
  1218. out32(REG_CSI_ADDR, (address & 0xFFF) | modifier);
  1219. while ((in32(REG_CSI_ADDR) & CSI_FLAG) == 0)
  1220. ;
  1221. return in32(REG_CSI_DATA) & 0xFFFF;
  1222. }
  1223. void RTL8168NetworkAdapter::csi_enable(u32 bits)
  1224. {
  1225. auto csi = csi_in(0x70c) & 0x00ffffff;
  1226. csi_out(0x70c, csi | bits);
  1227. }
  1228. void RTL8168NetworkAdapter::ocp_out(u32 address, u32 data)
  1229. {
  1230. VERIFY((address & 0xFFFF0001) == 0);
  1231. out32(REG_OCP_DATA, OCP_FLAG | address << 15 | data);
  1232. }
  1233. u32 RTL8168NetworkAdapter::ocp_in(u32 address)
  1234. {
  1235. VERIFY((address & 0xFFFF0001) == 0);
  1236. out32(REG_OCP_DATA, address << 15);
  1237. return in32(REG_OCP_DATA);
  1238. }
  1239. void RTL8168NetworkAdapter::ocp_phy_out(u32 address, u32 data)
  1240. {
  1241. VERIFY((address & 0xFFFF0001) == 0);
  1242. out32(REG_GPHY_OCP, OCP_FLAG | (address << 15) | data);
  1243. while ((in32(REG_GPHY_OCP) & OCP_FLAG) != 0)
  1244. ;
  1245. }
  1246. u16 RTL8168NetworkAdapter::ocp_phy_in(u32 address)
  1247. {
  1248. VERIFY((address & 0xFFFF0001) == 0);
  1249. out32(REG_GPHY_OCP, address << 15);
  1250. while ((in32(REG_GPHY_OCP) & OCP_FLAG) == 0)
  1251. ;
  1252. return in32(REG_GPHY_OCP) & 0xFFFF;
  1253. }
  1254. void RTL8168NetworkAdapter::identify_chip_version()
  1255. {
  1256. auto transmit_config = in32(REG_TXCFG);
  1257. auto registers = transmit_config & 0x7c800000;
  1258. auto hw_version_id = transmit_config & 0x700000;
  1259. m_version_uncertain = false;
  1260. switch (registers) {
  1261. case 0x30000000:
  1262. m_version = ChipVersion::Version1;
  1263. break;
  1264. case 0x38000000:
  1265. if (hw_version_id == 00000) {
  1266. m_version = ChipVersion::Version2;
  1267. } else if (hw_version_id == 0x500000) {
  1268. m_version = ChipVersion::Version3;
  1269. } else {
  1270. m_version = ChipVersion::Version3;
  1271. m_version_uncertain = true;
  1272. }
  1273. break;
  1274. case 0x3C000000:
  1275. if (hw_version_id == 00000) {
  1276. m_version = ChipVersion::Version4;
  1277. } else if (hw_version_id == 0x200000) {
  1278. m_version = ChipVersion::Version5;
  1279. } else if (hw_version_id == 0x400000) {
  1280. m_version = ChipVersion::Version6;
  1281. } else {
  1282. m_version = ChipVersion::Version6;
  1283. m_version_uncertain = true;
  1284. }
  1285. break;
  1286. case 0x3C800000:
  1287. if (hw_version_id == 0x100000) {
  1288. m_version = ChipVersion::Version7;
  1289. } else if (hw_version_id == 0x300000) {
  1290. m_version = ChipVersion::Version8;
  1291. } else {
  1292. m_version = ChipVersion::Version8;
  1293. m_version_uncertain = true;
  1294. }
  1295. break;
  1296. case 0x28000000:
  1297. if (hw_version_id == 0x100000) {
  1298. m_version = ChipVersion::Version9;
  1299. } else if (hw_version_id == 0x300000) {
  1300. m_version = ChipVersion::Version10;
  1301. } else {
  1302. m_version = ChipVersion::Version10;
  1303. m_version_uncertain = true;
  1304. }
  1305. break;
  1306. case 0x28800000:
  1307. if (hw_version_id == 00000) {
  1308. m_version = ChipVersion::Version11;
  1309. } else if (hw_version_id == 0x200000) {
  1310. m_version = ChipVersion::Version12;
  1311. } else if (hw_version_id == 0x300000) {
  1312. m_version = ChipVersion::Version13;
  1313. } else {
  1314. m_version = ChipVersion::Version13;
  1315. m_version_uncertain = true;
  1316. }
  1317. break;
  1318. case 0x2C000000:
  1319. if (hw_version_id == 0x100000) {
  1320. m_version = ChipVersion::Version14;
  1321. } else if (hw_version_id == 0x200000) {
  1322. m_version = ChipVersion::Version15;
  1323. } else {
  1324. m_version = ChipVersion::Version15;
  1325. m_version_uncertain = true;
  1326. }
  1327. break;
  1328. case 0x2C800000:
  1329. if (hw_version_id == 00000) {
  1330. m_version = ChipVersion::Version16;
  1331. } else if (hw_version_id == 0x100000) {
  1332. m_version = ChipVersion::Version17;
  1333. } else {
  1334. m_version = ChipVersion::Version17;
  1335. m_version_uncertain = true;
  1336. }
  1337. break;
  1338. case 0x48000000:
  1339. if (hw_version_id == 00000) {
  1340. m_version = ChipVersion::Version18;
  1341. } else if (hw_version_id == 0x100000) {
  1342. m_version = ChipVersion::Version19;
  1343. } else {
  1344. m_version = ChipVersion::Version19;
  1345. m_version_uncertain = true;
  1346. }
  1347. break;
  1348. case 0x48800000:
  1349. if (hw_version_id == 00000) {
  1350. m_version = ChipVersion::Version20;
  1351. } else {
  1352. m_version = ChipVersion::Version20;
  1353. m_version_uncertain = true;
  1354. }
  1355. break;
  1356. case 0x4C000000:
  1357. if (hw_version_id == 00000) {
  1358. m_version = ChipVersion::Version21;
  1359. } else if (hw_version_id == 0x100000) {
  1360. m_version = ChipVersion::Version22;
  1361. } else {
  1362. m_version = ChipVersion::Version22;
  1363. m_version_uncertain = true;
  1364. }
  1365. break;
  1366. case 0x50000000:
  1367. if (hw_version_id == 00000) {
  1368. m_version = ChipVersion::Version23;
  1369. } else if (hw_version_id == 0x100000) {
  1370. m_version = ChipVersion::Version27;
  1371. } else if (hw_version_id == 0x200000) {
  1372. m_version = ChipVersion::Version28;
  1373. } else {
  1374. m_version = ChipVersion::Version28;
  1375. m_version_uncertain = true;
  1376. }
  1377. break;
  1378. case 0x50800000:
  1379. if (hw_version_id == 00000) {
  1380. m_version = ChipVersion::Version24;
  1381. } else if (hw_version_id == 0x100000) {
  1382. m_version = ChipVersion::Version25;
  1383. } else {
  1384. m_version = ChipVersion::Version25;
  1385. m_version_uncertain = true;
  1386. }
  1387. break;
  1388. case 0x5C800000:
  1389. if (hw_version_id == 00000) {
  1390. m_version = ChipVersion::Version26;
  1391. } else {
  1392. m_version = ChipVersion::Version26;
  1393. m_version_uncertain = true;
  1394. }
  1395. break;
  1396. case 0x54000000:
  1397. if (hw_version_id == 00000) {
  1398. m_version = ChipVersion::Version29;
  1399. } else if (hw_version_id == 0x100000) {
  1400. m_version = ChipVersion::Version30;
  1401. } else {
  1402. m_version = ChipVersion::Version30;
  1403. m_version_uncertain = true;
  1404. }
  1405. break;
  1406. default:
  1407. dbgln_if(RTL8168_DEBUG, "Unable to determine device version: {:#04x}", registers);
  1408. m_version = ChipVersion::Unknown;
  1409. m_version_uncertain = true;
  1410. break;
  1411. }
  1412. }
  1413. StringView RTL8168NetworkAdapter::possible_device_name()
  1414. {
  1415. switch (m_version) { // We are following *BSD's versioning scheme, the comments note linux's versioning scheme, but they dont match up exactly
  1416. case ChipVersion::Version1:
  1417. case ChipVersion::Version2:
  1418. case ChipVersion::Version3:
  1419. return "RTL8168B/8111B"sv; // 11, 12, 17
  1420. case ChipVersion::Version4:
  1421. case ChipVersion::Version5:
  1422. case ChipVersion::Version6:
  1423. return "RTL8168C/8111C"sv; // 19, 20, 21, 22
  1424. case ChipVersion::Version7:
  1425. case ChipVersion::Version8:
  1426. return "RTL8168CP/8111CP"sv; // 18, 23, 24
  1427. case ChipVersion::Version9:
  1428. case ChipVersion::Version10:
  1429. return "RTL8168D/8111D"sv; // 25, 26
  1430. case ChipVersion::Version11:
  1431. case ChipVersion::Version12:
  1432. case ChipVersion::Version13:
  1433. return "RTL8168DP/8111DP"sv; // 27, 28, 31
  1434. case ChipVersion::Version14:
  1435. case ChipVersion::Version15:
  1436. return "RTL8168E/8111E"sv; // 32, 33
  1437. case ChipVersion::Version16:
  1438. case ChipVersion::Version17:
  1439. return "RTL8168E-VL/8111E-VL"sv; // 34
  1440. case ChipVersion::Version18:
  1441. case ChipVersion::Version19:
  1442. return "RTL8168F/8111F"sv; // 35, 36
  1443. case ChipVersion::Version20:
  1444. return "RTL8411"sv; // 38
  1445. case ChipVersion::Version21:
  1446. case ChipVersion::Version22:
  1447. return "RTL8168G/8111G"sv; // 40, 41, 42
  1448. case ChipVersion::Version23:
  1449. case ChipVersion::Version27:
  1450. case ChipVersion::Version28:
  1451. return "RTL8168EP/8111EP"sv; // 49, 50, 51
  1452. case ChipVersion::Version24:
  1453. case ChipVersion::Version25:
  1454. return "RTL8168GU/8111GU"sv; // ???
  1455. case ChipVersion::Version26:
  1456. return "RTL8411B"sv; // 44
  1457. case ChipVersion::Version29:
  1458. case ChipVersion::Version30:
  1459. return "RTL8168H/8111H"sv; // 45, 46
  1460. case ChipVersion::Unknown:
  1461. return "Unknown"sv;
  1462. }
  1463. VERIFY_NOT_REACHED();
  1464. }
  1465. bool RTL8168NetworkAdapter::link_full_duplex()
  1466. {
  1467. u8 phystatus = in8(REG_PHYSTATUS);
  1468. return !!(phystatus & (PHYSTATUS_FULLDUP | PHYSTATUS_1000MF));
  1469. }
  1470. i32 RTL8168NetworkAdapter::link_speed()
  1471. {
  1472. if (!link_up())
  1473. return NetworkAdapter::LINKSPEED_INVALID;
  1474. u8 phystatus = in8(REG_PHYSTATUS);
  1475. if (phystatus & PHYSTATUS_1000MF)
  1476. return 1000;
  1477. if (phystatus & PHYSTATUS_100M)
  1478. return 100;
  1479. if (phystatus & PHYSTATUS_10M)
  1480. return 10;
  1481. return NetworkAdapter::LINKSPEED_INVALID;
  1482. }
  1483. }