API.cpp 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * Copyright (c) 2021, Liav A. <liavalb@hotmail.co.il>
  3. *
  4. * SPDX-License-Identifier: BSD-2-Clause
  5. */
  6. #include <Kernel/Bus/PCI/API.h>
  7. #include <Kernel/Bus/PCI/Access.h>
  8. #include <Kernel/Sections.h>
  9. namespace Kernel::PCI {
  10. void write8(Address address, PCI::RegisterOffset field, u8 value) { Access::the().write8_field(address, to_underlying(field), value); }
  11. void write16(Address address, PCI::RegisterOffset field, u16 value) { Access::the().write16_field(address, to_underlying(field), value); }
  12. void write32(Address address, PCI::RegisterOffset field, u32 value) { Access::the().write32_field(address, to_underlying(field), value); }
  13. u8 read8(Address address, PCI::RegisterOffset field) { return Access::the().read8_field(address, to_underlying(field)); }
  14. u16 read16(Address address, PCI::RegisterOffset field) { return Access::the().read16_field(address, to_underlying(field)); }
  15. u32 read32(Address address, PCI::RegisterOffset field) { return Access::the().read32_field(address, to_underlying(field)); }
  16. ErrorOr<void> enumerate(Function<void(DeviceIdentifier const&)> callback)
  17. {
  18. return Access::the().fast_enumerate(callback);
  19. }
  20. DeviceIdentifier get_device_identifier(Address address)
  21. {
  22. return Access::the().get_device_identifier(address);
  23. }
  24. HardwareID get_hardware_id(Address address)
  25. {
  26. return { read16(address, PCI::RegisterOffset::VENDOR_ID), read16(address, PCI::RegisterOffset::DEVICE_ID) };
  27. }
  28. void enable_io_space(Address address)
  29. {
  30. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) | (1 << 0));
  31. }
  32. void disable_io_space(Address address)
  33. {
  34. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) & ~(1 << 0));
  35. }
  36. void enable_memory_space(Address address)
  37. {
  38. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) | (1 << 1));
  39. }
  40. void disable_memory_space(Address address)
  41. {
  42. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) & ~(1 << 1));
  43. }
  44. bool is_io_space_enabled(Address address)
  45. {
  46. return (read16(address, PCI::RegisterOffset::COMMAND) & 1) != 0;
  47. }
  48. void enable_interrupt_line(Address address)
  49. {
  50. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) & ~(1 << 10));
  51. }
  52. void disable_interrupt_line(Address address)
  53. {
  54. write16(address, PCI::RegisterOffset::COMMAND, read16(address, PCI::RegisterOffset::COMMAND) | 1 << 10);
  55. }
  56. u32 get_BAR0(Address address)
  57. {
  58. return read32(address, PCI::RegisterOffset::BAR0);
  59. }
  60. u32 get_BAR1(Address address)
  61. {
  62. return read32(address, PCI::RegisterOffset::BAR1);
  63. }
  64. u32 get_BAR2(Address address)
  65. {
  66. return read32(address, PCI::RegisterOffset::BAR2);
  67. }
  68. u32 get_BAR3(Address address)
  69. {
  70. return read16(address, PCI::RegisterOffset::BAR3);
  71. }
  72. u32 get_BAR4(Address address)
  73. {
  74. return read32(address, PCI::RegisterOffset::BAR4);
  75. }
  76. u32 get_BAR5(Address address)
  77. {
  78. return read32(address, PCI::RegisterOffset::BAR5);
  79. }
  80. u32 get_BAR(Address address, HeaderType0BaseRegister pci_bar)
  81. {
  82. VERIFY(to_underlying(pci_bar) <= 5);
  83. switch (to_underlying(pci_bar)) {
  84. case 0:
  85. return get_BAR0(address);
  86. case 1:
  87. return get_BAR1(address);
  88. case 2:
  89. return get_BAR2(address);
  90. case 3:
  91. return get_BAR3(address);
  92. case 4:
  93. return get_BAR4(address);
  94. case 5:
  95. return get_BAR5(address);
  96. default:
  97. VERIFY_NOT_REACHED();
  98. }
  99. }
  100. BARSpaceType get_BAR_space_type(u32 pci_bar_value)
  101. {
  102. // Note: For IO space, bit 0 is set to 1.
  103. if (pci_bar_value & (1 << 0))
  104. return BARSpaceType::IOSpace;
  105. auto memory_space_type = (pci_bar_value >> 1) & 0b11;
  106. switch (memory_space_type) {
  107. case 0:
  108. return BARSpaceType::Memory32BitSpace;
  109. case 1:
  110. return BARSpaceType::Memory16BitSpace;
  111. case 2:
  112. return BARSpaceType::Memory64BitSpace;
  113. default:
  114. VERIFY_NOT_REACHED();
  115. }
  116. }
  117. void enable_bus_mastering(Address address)
  118. {
  119. auto value = read16(address, PCI::RegisterOffset::COMMAND);
  120. value |= (1 << 2);
  121. value |= (1 << 0);
  122. write16(address, PCI::RegisterOffset::COMMAND, value);
  123. }
  124. void disable_bus_mastering(Address address)
  125. {
  126. auto value = read16(address, PCI::RegisterOffset::COMMAND);
  127. value &= ~(1 << 2);
  128. value |= (1 << 0);
  129. write16(address, PCI::RegisterOffset::COMMAND, value);
  130. }
  131. static void write8_offsetted(Address address, u32 field, u8 value) { Access::the().write8_field(address, field, value); }
  132. static void write16_offsetted(Address address, u32 field, u16 value) { Access::the().write16_field(address, field, value); }
  133. static void write32_offsetted(Address address, u32 field, u32 value) { Access::the().write32_field(address, field, value); }
  134. static u8 read8_offsetted(Address address, u32 field) { return Access::the().read8_field(address, field); }
  135. static u16 read16_offsetted(Address address, u32 field) { return Access::the().read16_field(address, field); }
  136. static u32 read32_offsetted(Address address, u32 field) { return Access::the().read32_field(address, field); }
  137. size_t get_BAR_space_size(Address address, HeaderType0BaseRegister pci_bar)
  138. {
  139. // See PCI Spec 2.3, Page 222
  140. VERIFY(to_underlying(pci_bar) < 6);
  141. u8 field = to_underlying(PCI::RegisterOffset::BAR0) + (to_underlying(pci_bar) << 2);
  142. u32 bar_reserved = read32_offsetted(address, field);
  143. write32_offsetted(address, field, 0xFFFFFFFF);
  144. u32 space_size = read32_offsetted(address, field);
  145. write32_offsetted(address, field, bar_reserved);
  146. space_size &= 0xfffffff0;
  147. space_size = (~space_size) + 1;
  148. return space_size;
  149. }
  150. void raw_access(Address address, u32 field, size_t access_size, u32 value)
  151. {
  152. VERIFY(access_size != 0);
  153. if (access_size == 1) {
  154. write8_offsetted(address, field, value);
  155. return;
  156. }
  157. if (access_size == 2) {
  158. write16_offsetted(address, field, value);
  159. return;
  160. }
  161. if (access_size == 4) {
  162. write32_offsetted(address, field, value);
  163. return;
  164. }
  165. VERIFY_NOT_REACHED();
  166. }
  167. u8 Capability::read8(u32 field) const
  168. {
  169. return read8_offsetted(m_address, m_ptr + field);
  170. }
  171. u16 Capability::read16(u32 field) const
  172. {
  173. return read16_offsetted(m_address, m_ptr + field);
  174. }
  175. u32 Capability::read32(u32 field) const
  176. {
  177. return read32_offsetted(m_address, m_ptr + field);
  178. }
  179. void Capability::write8(u32 field, u8 value)
  180. {
  181. write8_offsetted(m_address, m_ptr + field, value);
  182. }
  183. void Capability::write16(u32 field, u16 value)
  184. {
  185. write16_offsetted(m_address, m_ptr + field, value);
  186. }
  187. void Capability::write32(u32 field, u32 value)
  188. {
  189. write32_offsetted(m_address, m_ptr + field, value);
  190. }
  191. }